⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 rom16_8.rpt

📁 《VHDL与数字电路设计》配套光盘,可以实际调用
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information              d:\lu\vhdl-digitallogic\disk\ch10\rom16_8.rpt

MAX+plus II Compiler Report File
Version 9.23 3/19/99
Compiled: 05/13/2000 17:38:23

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ROM16_8


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

rom16_8   EPF10K10LC84-3   5      8      0    0         0  %    23       3  %

User Pins:                 5      8      0  



Device-Specific Information:     d:\lu\vhdl-digitallogic\disk\ch10\rom16_8.rpt
rom16_8

***** Logic for device 'rom16_8' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  A     A  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  D     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  D     D  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  R  C  R  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  0  E  3  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | DATAOUT5 
      ^nCE | 14                                                              72 | DATAOUT3 
      #TDI | 15                                                              71 | DATAOUT2 
  DATAOUT1 | 16                                                              70 | DATAOUT7 
  DATAOUT6 | 17                                                              69 | RESERVED 
  DATAOUT4 | 18                                                              68 | GNDINT 
  DATAOUT0 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  A  G  A  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  D  N  D  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  R  I  R  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  2  N  1  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T     T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect, This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:     d:\lu\vhdl-digitallogic\disk\ch10\rom16_8.rpt
rom16_8

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2       6/22( 27%)   
A2       6/ 8( 75%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2       7/22( 31%)   
A3       3/ 8( 37%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       9/22( 40%)   
A4       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A5       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A6       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       4/22( 18%)   
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
A9       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 5/6      ( 83%)
Total I/O pins used:                             8/53     ( 15%)
Total logic cells used:                         23/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.30/4    ( 82%)
Total fan-in:                                  76/2304    (  3%)

Total input pins required:                       5
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     23
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        11/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      8   6   3   1   1   1   1   1   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     23/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   8   6   3   1   1   1   1   1   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     23/0  



Device-Specific Information:     d:\lu\vhdl-digitallogic\disk\ch10\rom16_8.rpt
rom16_8

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    7  ADDR0
  44      -     -    -    --      INPUT                0    0    0    9  ADDR1
  42      -     -    -    --      INPUT                0    0    0    2  ADDR2
  84      -     -    -    --      INPUT                0    0    0   12  ADDR3
   1      -     -    -    --      INPUT                0    0    0    2  CE


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:     d:\lu\vhdl-digitallogic\disk\ch10\rom16_8.rpt
rom16_8

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  19      -     -    A    --     OUTPUT                0    1    0    0  DATAOUT0
  16      -     -    A    --     OUTPUT                0    1    0    0  DATAOUT1
  71      -     -    A    --     OUTPUT                0    1    0    0  DATAOUT2
  72      -     -    A    --     OUTPUT                0    1    0    0  DATAOUT3
  18      -     -    A    --     OUTPUT                0    1    0    0  DATAOUT4
  73      -     -    A    --     OUTPUT                0    1    0    0  DATAOUT5
  17      -     -    A    --     OUTPUT                0    1    0    0  DATAOUT6
  70      -     -    A    --     OUTPUT                0    1    0    0  DATAOUT7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:     d:\lu\vhdl-digitallogic\disk\ch10\rom16_8.rpt
rom16_8

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      1     -    A    07       AND2    s   !       2    1    0    4  ~50~1
   -      2     -    A    01       AND2    s   !       1    1    0    3  ~71~1
   -      1     -    A    01       AND2                2    1    0    6  :71
   -      2     -    A    02        OR2    s   !       2    0    0    3  ~78~1
   -      5     -    A    02        OR2        !       3    1    0    4  :78
   -      3     -    A    02       AND2                3    1    0    4  :85
   -      2     -    A    08       AND2    s           2    0    0    4  ~92~1
   -      6     -    A    01       AND2    s           2    1    0    3  ~99~1
   -      6     -    A    02        OR2                0    2    0    1  :153
   -      1     -    A    09        OR2    s           1    2    0    5  ~179~1
   -      8     -    A    01        OR2    s   !       0    2    0    1  ~179~2
   -      4     -    A    02       AND2    s           3    1    0    1  ~179~3
   -      5     -    A    05        OR2    s           0    4    1    0  ~179~4
   -      2     -    A    06        OR2                0    4    1    0  :179
   -      1     -    A    02        OR2                0    4    1    0  :245
   -      2     -    A    03        OR2    s           3    1    0    1  ~278~1
   -      1     -    A    03        OR2    s           0    4    0    1  ~278~2
   -      5     -    A    03        OR2                1    3    1    0  :278
   -      3     -    A    01        OR2                2    2    1    0  :309
   -      4     -    A    01        OR2                1    3    1    0  :344
   -      5     -    A    01        OR2                2    2    0    3  :372
   -      1     -    A    04        OR2                1    2    1    0  :377
   -      7     -    A    01        OR2                1    2    1    0  :408


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:     d:\lu\vhdl-digitallogic\disk\ch10\rom16_8.rpt
rom16_8

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       4/ 96(  4%)    11/ 48( 22%)     0/ 48(  0%)    0/16(  0%)      8/16( 50%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -