⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 t9.rpt

📁 各种VHDL的开发资料
💻 RPT
📖 第 1 页 / 共 4 页
字号:
Project Information                             c:\edatest\altera\test9\t9.rpt

MAX+plus II Compiler Report File
Version 9.3 7/23/1999
Compiled: 01/21/2000 12:41:12

Copyright (C) 1988-1999 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

t9        EPM7128SLC84-6   4        17       0      41      33          32 %

User Pins:                 4        17       0  



Project Information                             c:\edatest\altera\test9\t9.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CKSCN' chosen for auto global Clock
INFO: Signal 'CKDSP' chosen for auto global Clock
INFO: Signal 'RESET' chosen for auto global Clear


Project Information                             c:\edatest\altera\test9\t9.rpt

** FILE HIERARCHY **



|hb4:10|
|deled:11|
|hb2:31|
|hb1:32|
|hb3:33|


Device-Specific Information:                    c:\edatest\altera\test9\t9.rpt
t9

***** Logic for device 't9' compiled without errors.




Device: EPM7128SLC84-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff
    MultiVolt I/O                              = OFF

              R  R  R  R     R  R  R                    R  R  R     R  R  R  
              E  E  E  E     E  E  E                    E  E  E     E  E  E  
              S  S  S  S     S  S  S  V                 S  S  S     S  S  S  
              E  E  E  E     E  E  E  C  C  R     C     E  E  E  V  E  E  E  
              R  R  R  R     R  R  R  C  K  E     K     R  R  R  C  R  R  R  
              V  V  V  V  G  V  V  V  I  S  S  G  D  G  V  V  V  C  V  V  V  
              E  E  E  E  N  E  E  E  N  C  E  N  S  N  E  E  E  I  E  E  E  
              D  D  D  D  D  D  D  D  T  N  T  D  P  D  D  D  D  O  D  D  D  
            -----------------------------------------------------------------_ 
          /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
     JMP | 12                                                              74 | RESERVED 
   VCCIO | 13                                                              73 | RESERVED 
    #TDI | 14                                                              72 | GND 
RESERVED | 15                                                              71 | #TDO 
RESERVED | 16                                                              70 | DA7 
RESERVED | 17                                                              69 | DA1 
RESERVED | 18                                                              68 | DA2 
     GND | 19                                                              67 | DA3 
RESERVED | 20                                                              66 | VCCIO 
RESERVED | 21                                                              65 | DA4 
RESERVED | 22                        EPM7128SLC84-6                        64 | DA5 
    #TMS | 23                                                              63 | DA6 
RESERVED | 24                                                              62 | #TCK 
RESERVED | 25                                                              61 | RESERVED 
   VCCIO | 26                                                              60 | A 
RESERVED | 27                                                              59 | GND 
RESERVED | 28                                                              58 | D 
RESERVED | 29                                                              57 | C 
RESERVED | 30                                                              56 | DA0 
RESERVED | 31                                                              55 | SEL0 
     GND | 32                                                              54 | SEL1 
         |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
           ------------------------------------------------------------------ 
              R  R  R  R  R  V  R  G  E  G  V  B  F  R  G  R  R  R  R  R  V  
              E  E  E  E  E  C  E        N  C        E  N  E  E  E  E  E  C  
              S  S  S  S  S  C  S        D  C        S  D  S  S  S  S  S  C  
              E  E  E  E  E  I  E           I        E     E  E  E  E  E  I  
              R  R  R  R  R  O  R           N        R     R  R  R  R  R  O  
              V  V  V  V  V     V           T        V     V  V  V  V  V     
              E  E  E  E  E     E                    E     E  E  E  E  E     
              D  D  D  D  D     D                    D     D  D  D  D  D     


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                    c:\edatest\altera\test9\t9.rpt
t9

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
C:    LC33 - LC48     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
D:    LC49 - LC64     2/16( 12%)   2/ 8( 25%)  11/16( 68%)  13/36( 36%) 
E:    LC65 - LC80     2/16( 12%)   2/ 8( 25%)  15/16( 93%)  13/36( 36%) 
F:    LC81 - LC96     6/16( 37%)   7/ 8( 87%)  14/16( 87%)  14/36( 38%) 
G:   LC97 - LC112    15/16( 93%)   8/ 8(100%)   0/16(  0%)  14/36( 38%) 
H:  LC113 - LC128    16/16(100%)   0/ 8(  0%)   0/16(  0%)  12/36( 33%) 


Total dedicated input pins used:                 3/4      ( 75%)
Total I/O pins used:                            22/64     ( 34%)
Total logic cells used:                         41/128    ( 32%)
Total shareable expanders used:                 33/128    ( 25%)
Total Turbo logic cells used:                   41/128    ( 32%)
Total shareable expanders not available (n/a):   7/128    (  5%)
Average fan-in:                                  6.87
Total fan-in:                                   282

Total input pins required:                       4
Total fast input logic cells required:           0
Total output pins required:                     17
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     41
Total flipflops required:                       34
Total product terms required:                  142
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          33

Synthesized logic cells:                         0/ 128   (  0%)



Device-Specific Information:                    c:\edatest\altera\test9\t9.rpt
t9

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  83      -   -       INPUT  G            0      0   0    0    0    0    0  CKDSP
   2      -   -       INPUT  G            0      0   0    0    0    0    0  CKSCN
  12    (3)  (A)      INPUT               0      0   0    0    0    0    1  JMP
   1      -   -       INPUT  G            0      0   0    0    0    0    0  RESET


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                    c:\edatest\altera\test9\t9.rpt
t9

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  60     93    F     OUTPUT      t        7      4   1    0   13    0    0  A
  44     65    E     OUTPUT      t        7      0   1    0   13    0    0  B
  57     88    F     OUTPUT      t        3      0   1    0   13    0    0  C
  58     91    F     OUTPUT      t        8      4   1    0   13    0    0  D
  56     86    F         FF      t        0      0   0    0    1    7    0  DA0
  69    107    G         FF      t        0      0   0    0    2    6    0  DA1
  68    105    G         FF      t        0      0   0    0    3    5    0  DA2
  67    104    G         FF      t        0      0   0    0    4    4    0  DA3
  65    101    G         FF      t        0      0   0    0    5    3    0  DA4
  64     99    G         FF      t        0      0   0    0    6    2    0  DA5
  63     97    G         FF      t        0      0   0    0    7    1    0  DA6
  70    109    G         FF      t        0      0   0    0    8    0    0  DA7
  41     49    D     OUTPUT      t        5      0   1    0   13    0    0  E
  45     67    E     OUTPUT      t        8      0   1    0   13    0    0  F
  40     51    D     OUTPUT      t        6      0   1    0   13    0    0  G
  55     85    F         FF   +  t        0      0   0    0    2    9    0  SEL0
  54     83    F         FF   +  t        0      0   0    0    2    9    0  SEL1


Code:

s = Synthesized pin or logic cell

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -