⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 count8.rpt

📁 自己做的vhdl课程设计
💻 RPT
📖 第 1 页 / 共 2 页
字号:

** OUTPUTS **

       Fed By                                  Fan-In    Fan-Out
 Pin     LC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  27      -    B    --     OUTPUT              0    1    0    0  q10
  22      -    B    --     OUTPUT              0    1    0    0  q11
  56      -    B    --     OUTPUT              0    1    0    0  q12


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                              e:\travel\count8.rpt
count8

** BURIED LOGIC **

                                               Fan-In    Fan-Out
 IOC     LC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      1    B    01        DFF   +          0    2    1    0  qc12 (:5)
   -      2    B    01        DFF   +          0    1    1    1  qc11 (:6)
   -      3    B    01        DFF   +          0    0    1    2  qc10 (:7)


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                              e:\travel\count8.rpt
count8

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

         FastTrack                                 
Row     Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/168(  0%)    0/16(  0%)      1/16(  6%)     0/16(  0%)
B:       3/168(  1%)    0/16(  0%)      3/16( 18%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/16(  0%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
12:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      0/16(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information:                              e:\travel\count8.rpt
count8

** CLOCK SIGNALS **

Type     Fan-out       Name
INPUT        3         clk


Device-Specific Information:                              e:\travel\count8.rpt
count8

** EQUATIONS **

clk      : INPUT;

-- Node name is ':7' = 'qc10' 
-- Equation name is 'qc10', location is LC3_B1, type is buried.
qc10     = DFF(!qc10, GLOBAL( clk),  VCC,  VCC);

-- Node name is ':6' = 'qc11' 
-- Equation name is 'qc11', location is LC2_B1, type is buried.
qc11     = DFF( _EQ001, GLOBAL( clk),  VCC,  VCC);
  _EQ001 = !qc10 &  qc11
         #  qc10 & !qc11;

-- Node name is ':5' = 'qc12' 
-- Equation name is 'qc12', location is LC1_B1, type is buried.
qc12     = DFF( _EQ002, GLOBAL( clk),  VCC,  VCC);
  _EQ002 =  qc10 &  qc11 & !qc12
         # !qc11 &  qc12
         # !qc10 &  qc12;

-- Node name is 'q10' 
-- Equation name is 'q10', type is output 
q10      =  qc10;

-- Node name is 'q11' 
-- Equation name is 'q11', type is output 
q11      =  qc11;

-- Node name is 'q12' 
-- Equation name is 'q12', type is output 
q12      =  qc12;



Project Information                                       e:\travel\count8.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Multi-Level

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'FLEX8000' family

      CARRY_CHAIN                         = ignore
      CARRY_CHAIN_LENGTH                  = 32
      CASCADE_CHAIN                       = ignore
      CASCADE_CHAIN_LENGTH                = 2
      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SUBFACTOR_EXTRACTION                = on
      IGNORE_SOFT_BUFFERS                 = on
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 8,511K

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -