📄 fuza.rpt
字号:
-- Node name is '~632~2'
-- Equation name is '~632~2', location is LC6_B18, type is buried.
-- synthesized logic cell
_LC6_B18 = LCELL( _EQ016);
_EQ016 = _LC3_B18 & state0 & !state1
# _LC5_B18 & state1
# !state0 & state1;
-- Node name is '~636~1'
-- Equation name is '~636~1', location is LC7_B20, type is buried.
-- synthesized logic cell
_LC7_B20 = LCELL( _EQ017);
_EQ017 = _LC7_A24 & !state0 & !state2
# _LC3_A24 & state0
# !_LC3_A24 & !state0 & state2;
-- Node name is ':783'
-- Equation name is '_LC8_B18', type is buried
_LC8_B18 = LCELL( _EQ018);
_EQ018 = state0 & state1 & !state2;
-- Node name is '~923~1'
-- Equation name is '~923~1', location is LC3_B20, type is buried.
-- synthesized logic cell
_LC3_B20 = LCELL( _EQ019);
_EQ019 = state2
# state0 & state1;
-- Node name is '~923~2'
-- Equation name is '~923~2', location is LC7_B21, type is buried.
-- synthesized logic cell
_LC7_B21 = LCELL( _EQ020);
_EQ020 = state2
# state0 & state1;
-- Node name is '~923~3'
-- Equation name is '~923~3', location is LC6_B20, type is buried.
-- synthesized logic cell
_LC6_B20 = LCELL( _EQ021);
_EQ021 = state2
# state0 & state1;
-- Node name is ':923'
-- Equation name is '_LC6_B21', type is buried
_LC6_B21 = LCELL( _EQ022);
_EQ022 = state2
# state0 & state1;
-- Node name is '~983~1'
-- Equation name is '~983~1', location is LC8_B20, type is buried.
-- synthesized logic cell
_LC8_B20 = LCELL( _EQ023);
_EQ023 = state0 & !state1 & !state2
# !state0 & state1 & !state2;
-- Node name is '~983~2'
-- Equation name is '~983~2', location is LC1_B20, type is buried.
-- synthesized logic cell
_LC1_B20 = LCELL( _EQ024);
_EQ024 = state0 & !state1 & !state2
# !state0 & state1 & !state2;
-- Node name is '~983~3'
-- Equation name is '~983~3', location is LC2_B20, type is buried.
-- synthesized logic cell
_LC2_B20 = LCELL( _EQ025);
_EQ025 = state0 & !state1 & !state2
# !state0 & state1 & !state2;
-- Node name is ':983'
-- Equation name is '_LC4_B20', type is buried
_LC4_B20 = LCELL( _EQ026);
_EQ026 = state0 & !state1 & !state2
# !state0 & state1 & !state2;
-- Node name is ':1392'
-- Equation name is '_LC8_A14', type is buried
_LC8_A14 = LCELL( _EQ027);
_EQ027 = !count1 & count3
# !count1 & !count2
# count0 & !count1
# !count0 & count1 & count2
# !count0 & count1 & !count3
# count0 & count3
# count2 & count3
# !count0 & !count2 & !count3;
-- Node name is ':1416'
-- Equation name is '_LC2_A14', type is buried
_LC2_A14 = LCELL( _EQ028);
_EQ028 = !_LC5_A14 & _LC8_A14
# !_LC5_A14 & _LC7_A24;
-- Node name is ':1450'
-- Equation name is '_LC7_A15', type is buried
_LC7_A15 = LCELL( _EQ029);
_EQ029 = count2 & count3
# count0 & count3
# !count1 & count3
# count0 & count1
# !count0 & !count1 & !count2;
-- Node name is ':1486'
-- Equation name is '_LC6_A15', type is buried
_LC6_A15 = LCELL( _EQ030);
_EQ030 = count0 & count3
# count2 & count3
# count0 & count1 & !count2
# count1 & !count2 & !count3
# !count0 & !count2 & !count3
# count0 & !count1 & count2;
-- Node name is ':1522'
-- Equation name is '_LC1_A15', type is buried
_LC1_A15 = LCELL( _EQ031);
_EQ031 = count0 & count3
# count2 & count3
# !count1 & count3
# !count0 & count1 & count2
# !count0 & count1 & !count3
# count0 & count1 & !count2
# count1 & !count2 & !count3
# !count0 & !count2 & !count3
# !count0 & !count1 & !count2
# count0 & !count1 & count2;
-- Node name is ':1557'
-- Equation name is '_LC4_A14', type is buried
!_LC4_A14 = _LC4_A14~NOT;
_LC4_A14~NOT = LCELL( _EQ032);
_EQ032 = !count0 & count1 & !count2 & !count3
# count0 & !count1 & count2 & !count3;
-- Node name is ':1558'
-- Equation name is '_LC1_A14', type is buried
_LC1_A14 = LCELL( _EQ033);
_EQ033 = _LC4_A14
# _LC5_A14;
-- Node name is '~1594~1'
-- Equation name is '~1594~1', location is LC5_A14, type is buried.
-- synthesized logic cell
_LC5_A14 = LCELL( _EQ034);
_EQ034 = !count1 & !count2 & !count3;
-- Node name is '~1594~2'
-- Equation name is '~1594~2', location is LC6_A14, type is buried.
-- synthesized logic cell
_LC6_A14 = LCELL( _EQ035);
_EQ035 = count1
# count2
# !count3;
-- Node name is '~1594~3'
-- Equation name is '~1594~3', location is LC3_A14, type is buried.
-- synthesized logic cell
_LC3_A14 = LCELL( _EQ036);
_EQ036 = !_LC4_A14
# _LC5_A14
# _LC6_A14
# !_LC7_A14;
-- Node name is ':1594'
-- Equation name is '_LC2_A24', type is buried
_LC2_A24 = LCELL( _EQ037);
_EQ037 = !count2 & !count3 & _LC6_A24
# _LC3_A14;
-- Node name is ':1623'
-- Equation name is '_LC7_A14', type is buried
!_LC7_A14 = _LC7_A14~NOT;
_LC7_A14~NOT = LCELL( _EQ038);
_EQ038 = count0 & count1 & count2 & !count3
# !count0 & !count1 & count2 & !count3;
-- Node name is ':1630'
-- Equation name is '_LC8_A24', type is buried
_LC8_A24 = LCELL( _EQ039);
_EQ039 = count3
# !count0 & count1
# count1 & !count2
# !count0 & !count2
# count0 & !count1 & count2;
-- Node name is ':1843'
-- Equation name is '_LC4_B21', type is buried
_LC4_B21 = LCELL( _EQ040);
_EQ040 = clk1 & !state0 & !state2;
-- Node name is ':1916'
-- Equation name is '_LC2_B21', type is buried
_LC2_B21 = LCELL( _EQ041);
_EQ041 = clk1 & state2
# clk1 & !state0 & !state1;
-- Node name is ':1989'
-- Equation name is '_LC1_B21', type is buried
_LC1_B21 = LCELL( _EQ042);
_EQ042 = clk1 & !state0 & !state2;
-- Node name is ':2062'
-- Equation name is '_LC8_B21', type is buried
_LC8_B21 = LCELL( _EQ043);
_EQ043 = clk1 & state2
# clk1 & !state0 & !state1;
Project Information h:\jiaotongdeng\fuza.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'FLEX10K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:02
Timing SNF Extractor 00:00:01
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:03
Memory Allocated
-----------------
Peak memory allocated during compilation = 13,851K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -