📄 fuza01.rpt
字号:
-- Node name is ':408'
-- Equation name is '_LC7_F9', type is buried
_LC7_F9 = LCELL( _EQ011);
_EQ011 = !state0 & state2
# !state1 & state2
# _LC7_F3 & state0 & state1 & !state2
# !_LC7_F3 & state2;
-- Node name is ':414'
-- Equation name is '_LC4_F9', type is buried
_LC4_F9 = LCELL( _EQ012);
_EQ012 = _LC7_F3 & state0 & !state1
# !state0 & state1
# !_LC7_F3 & state1;
-- Node name is '~480~1'
-- Equation name is '~480~1', location is LC6_F3, type is buried.
-- synthesized logic cell
_LC6_F3 = LCELL( _EQ013);
_EQ013 = count3
# !state2
# state0
# state1;
-- Node name is ':480'
-- Equation name is '_LC5_F3', type is buried
!_LC5_F3 = _LC5_F3~NOT;
_LC5_F3~NOT = LCELL( _EQ014);
_EQ014 = _LC6_F3
# count2
# !count1
# count0;
-- Node name is ':562'
-- Equation name is '_LC6_F9', type is buried
_LC6_F9 = LCELL( _EQ015);
_EQ015 = !count3 & state2
# !state0 & state2
# !state1 & state2
# count3 & state0 & state1 & !state2;
-- Node name is ':568'
-- Equation name is '_LC3_F9', type is buried
_LC3_F9 = LCELL( _EQ016);
_EQ016 = count3 & state0 & !state1
# !state0 & state1
# !count3 & state1;
-- Node name is '~629~1'
-- Equation name is '~629~1', location is LC3_F2, type is buried.
-- synthesized logic cell
_LC3_F2 = LCELL( _EQ017);
_EQ017 = count3 & !state0
# !count3 & state0;
-- Node name is ':672'
-- Equation name is '_LC8_F9', type is buried
_LC8_F9 = LCELL( _EQ018);
_EQ018 = !_LC5_F3 & _LC6_F4 & _LC6_F9
# !_LC6_F4 & _LC7_F9;
-- Node name is ':678'
-- Equation name is '_LC5_F9', type is buried
_LC5_F9 = LCELL( _EQ019);
_EQ019 = _LC3_F9 & !_LC5_F3 & _LC6_F4
# _LC4_F9 & !_LC6_F4;
-- Node name is '~696~1'
-- Equation name is '~696~1', location is LC6_F10, type is buried.
-- synthesized logic cell
_LC6_F10 = LCELL( _EQ020);
_EQ020 = !_LC6_F4 & !_LC7_F3
# !count3 & !_LC5_F3 & _LC6_F4;
-- Node name is '~753~1'
-- Equation name is '~753~1', location is LC8_F10, type is buried.
-- synthesized logic cell
_LC8_F10 = LCELL( _EQ021);
_EQ021 = state0 & state2
# state1 & state2
# _LC7_F3 & !state0 & !state2;
-- Node name is '~1095~1'
-- Equation name is '~1095~1', location is LC2_F2, type is buried.
-- synthesized logic cell
_LC2_F2 = LCELL( _EQ022);
_EQ022 = state2
# state0 & state1;
-- Node name is '~1095~2'
-- Equation name is '~1095~2', location is LC1_F4, type is buried.
-- synthesized logic cell
_LC1_F4 = LCELL( _EQ023);
_EQ023 = state2
# state0 & state1;
-- Node name is '~1095~3'
-- Equation name is '~1095~3', location is LC1_F2, type is buried.
-- synthesized logic cell
_LC1_F2 = LCELL( _EQ024);
_EQ024 = state2
# state0 & state1;
-- Node name is ':1095'
-- Equation name is '_LC4_F4', type is buried
_LC4_F4 = LCELL( _EQ025);
_EQ025 = state2
# state0 & state1;
-- Node name is '~1155~1'
-- Equation name is '~1155~1', location is LC6_F2, type is buried.
-- synthesized logic cell
_LC6_F2 = LCELL( _EQ026);
_EQ026 = state0 & !state1 & !state2
# !state0 & state1 & !state2;
-- Node name is '~1155~2'
-- Equation name is '~1155~2', location is LC3_F4, type is buried.
-- synthesized logic cell
_LC3_F4 = LCELL( _EQ027);
_EQ027 = state0 & !state1 & !state2
# !state0 & state1 & !state2;
-- Node name is '~1155~3'
-- Equation name is '~1155~3', location is LC5_F4, type is buried.
-- synthesized logic cell
_LC5_F4 = LCELL( _EQ028);
_EQ028 = state0 & !state1 & !state2
# !state0 & state1 & !state2;
-- Node name is ':1155'
-- Equation name is '_LC7_F4', type is buried
_LC7_F4 = LCELL( _EQ029);
_EQ029 = state0 & !state1 & !state2
# !state0 & state1 & !state2;
-- Node name is ':1489'
-- Equation name is '_LC8_F3', type is buried
_LC8_F3 = LCELL( _EQ030);
_EQ030 = count3
# count1 & !count2
# !count1 & count2
# !count0 & count1
# !count0 & count2;
-- Node name is ':1514'
-- Equation name is '_LC1_F3', type is buried
_LC1_F3 = LCELL( _EQ031);
_EQ031 = !count1 & count2
# count3
# !count0 & !count1
# !count0 & count2;
-- Node name is ':1541'
-- Equation name is '_LC2_F3', type is buried
_LC2_F3 = LCELL( _EQ032);
_EQ032 = count3
# !count0 & count1
# !count0 & !count2;
-- Node name is ':1568'
-- Equation name is '_LC4_F3', type is buried
_LC4_F3 = LCELL( _EQ033);
_EQ033 = count3
# !count0 & count1
# !count0 & !count2
# count1 & !count2
# count0 & !count1 & count2;
-- Node name is ':1622'
-- Equation name is '_LC5_F2', type is buried
_LC5_F2 = LCELL( _EQ034);
_EQ034 = count3
# !count2
# count0 & count1
# !count0 & !count1;
-- Node name is ':1649'
-- Equation name is '_LC3_F3', type is buried
_LC3_F3 = LCELL( _EQ035);
_EQ035 = count3
# count1
# count0 & count2
# !count0 & !count2;
-- Node name is ':1862'
-- Equation name is '_LC8_F4', type is buried
_LC8_F4 = LCELL( _EQ036);
_EQ036 = clk & !state0 & !state2;
-- Node name is ':1935'
-- Equation name is '_LC7_F2', type is buried
_LC7_F2 = LCELL( _EQ037);
_EQ037 = clk & state2
# clk & !state0 & !state1;
-- Node name is ':2008'
-- Equation name is '_LC4_F2', type is buried
_LC4_F2 = LCELL( _EQ038);
_EQ038 = clk & !state0 & !state2;
-- Node name is ':2081'
-- Equation name is '_LC2_F4', type is buried
_LC2_F4 = LCELL( _EQ039);
_EQ039 = clk & state2
# clk & !state0 & !state1;
Project Information h:\jiaotongdeng\fuza01.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'FLEX10K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:03
Timing SNF Extractor 00:00:00
Assembler 00:00:01
-------------------------- --------
Total Time 00:00:04
Memory Allocated
-----------------
Peak memory allocated during compilation = 14,699K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -