📄 decoder_time_post.vhd
字号:
-- Xilinx Vhdl produced by program ngd2vhdl F.23-- Command: -rpw 100 -ar Structure -te DECODER_TIME_POST -xon false -w -log __projnav/ngd2vhdl.log decoder.nga DECODER_TIME_POST.vhd -- Input file: decoder.nga-- Output file: DECODER_TIME_POST.vhd-- Design name: decoder-- Xilinx: C:/Xilinx_WebPACK_51-- # of Entities: 1-- Device: XCR3064XL-6-VQ44-- The output of ngd2vhdl is a simulation model. This file cannot be synthesized,-- or used in any other manner other than simulation. This netlist uses simulation-- primitives which may not represent the true implementation of the device, however-- the netlist is functionally correct. Do not modify this file.-- Model for ROC (Reset-On-Configuration) Celllibrary IEEE;use IEEE.std_logic_1164.all;use IEEE.VITAL_Timing.all;entity ROC is generic (InstancePath: STRING := "*"; WIDTH : Time := 100 ns); port(O : out std_ulogic := '1') ; attribute VITAL_LEVEL0 of ROC : entity is TRUE;end ROC;architecture ROC_V of ROC isattribute VITAL_LEVEL0 of ROC_V : architecture is TRUE;begin ONE_SHOT : process begin if (WIDTH <= 0 ns) then assert FALSE report "*** Error: a positive value of WIDTH must be specified ***" severity failure; else wait for WIDTH; O <= '0'; end if; wait; end process ONE_SHOT;end ROC_V;library IEEE;use IEEE.STD_LOGIC_1164.ALL;library SIMPRIM;use SIMPRIM.VCOMPONENTS.ALL;use SIMPRIM.VPACKAGE.ALL;entity DECODER_TIME_POST is port ( clk : in STD_LOGIC := 'X'; frame_in : in STD_LOGIC := 'X'; rst : in STD_LOGIC := 'X'; err_out : out STD_LOGIC; frame_out : out STD_LOGIC; kout : out STD_LOGIC; data_in : in STD_LOGIC_VECTOR ( 9 downto 0 ); data_out : out STD_LOGIC_VECTOR ( 7 downto 0 ) );end DECODER_TIME_POST;architecture Structure of DECODER_TIME_POST is component ROC generic (InstancePath: STRING := "*"; WIDTH : Time := 100 ns); port (O : out STD_ULOGIC := '1'); end component; signal data_out_0_MC_Q : STD_LOGIC; signal data_out_0_MC_Q_tsim_ireg_Q : STD_LOGIC; signal data_out_0_MC_D : STD_LOGIC; signal prs_state_fft2 : STD_LOGIC; signal prs_state_fft1 : STD_LOGIC; signal hout : STD_LOGIC; signal data_out_0_MC_D1_PT_0 : STD_LOGIC; signal data_out_0_MC_D1 : STD_LOGIC; signal data_out_0_MC_D2 : STD_LOGIC; signal prs_state_fft2_MC_Q : STD_LOGIC; signal FOOBAR1_ctinst_0 : STD_LOGIC; signal prs_state_fft2_MC_R_OR_PRLD : STD_LOGIC; signal prs_state_fft2_MC_D : STD_LOGIC; signal clk_II_FCLK : STD_LOGIC; signal rst_II_UIM : STD_LOGIC; signal prs_state_fft2_MC_D1 : STD_LOGIC; signal frame_in_II_UIM : STD_LOGIC; signal prs_state_fft2_MC_D2_PT_0 : STD_LOGIC; signal dec_8b10b_prs_state_ffd1 : STD_LOGIC; signal dec_8b10b_prs_state_ffd2 : STD_LOGIC; signal err_chk_prs_state_ffd1 : STD_LOGIC; signal err_chk_prs_state_ffd2 : STD_LOGIC; signal prs_state_fft2_MC_D2_PT_1 : STD_LOGIC; signal prs_state_fft2_MC_D2 : STD_LOGIC; signal prs_state_fft2_MC_D_TFF : STD_LOGIC; signal prs_state_fft1_MC_Q : STD_LOGIC; signal prs_state_fft1_MC_R_OR_PRLD : STD_LOGIC; signal prs_state_fft1_MC_D : STD_LOGIC; signal prs_state_fft1_MC_D1 : STD_LOGIC; signal prs_state_fft1_MC_D2_PT_0 : STD_LOGIC; signal prs_state_fft1_MC_D2_PT_1 : STD_LOGIC; signal prs_state_fft1_MC_D2 : STD_LOGIC; signal prs_state_fft1_MC_D_TFF : STD_LOGIC; signal dec_8b10b_prs_state_ffd1_MC_Q : STD_LOGIC; signal dec_8b10b_prs_state_ffd1_MC_R_OR_PRLD : STD_LOGIC; signal dec_8b10b_prs_state_ffd1_MC_D : STD_LOGIC; signal dec_8b10b_prs_state_ffd1_MC_D1 : STD_LOGIC; signal dec_8b10b_prs_state_ffd1_MC_D2_PT_0 : STD_LOGIC; signal dec_8b10b_prs_state_ffd1_MC_D2_PT_1 : STD_LOGIC; signal dec_8b10b_prs_state_ffd1_MC_D2 : STD_LOGIC; signal dec_8b10b_prs_state_ffd2_MC_Q : STD_LOGIC; signal dec_8b10b_prs_state_ffd2_MC_R_OR_PRLD : STD_LOGIC; signal dec_8b10b_prs_state_ffd2_MC_D : STD_LOGIC; signal dec_8b10b_prs_state_ffd2_MC_D1 : STD_LOGIC; signal dec_8b10b_prs_state_ffd2_MC_D2_PT_0 : STD_LOGIC; signal dec_8b10b_prs_state_ffd2_MC_D2_PT_1 : STD_LOGIC; signal dec_8b10b_prs_state_ffd2_MC_D2 : STD_LOGIC; signal err_chk_prs_state_ffd1_MC_Q : STD_LOGIC; signal err_chk_prs_state_ffd1_MC_R_OR_PRLD : STD_LOGIC; signal err_chk_prs_state_ffd1_MC_D : STD_LOGIC; signal err_chk_prs_state_ffd1_MC_D1 : STD_LOGIC; signal err_chk_prs_state_ffd1_MC_D2_PT_0 : STD_LOGIC; signal err_chk_prs_state_ffd1_MC_D2_PT_1 : STD_LOGIC; signal err_chk_prs_state_ffd1_MC_D2 : STD_LOGIC; signal err_chk_prs_state_ffd2_MC_Q : STD_LOGIC; signal err_chk_prs_state_ffd2_MC_R_OR_PRLD : STD_LOGIC; signal err_chk_prs_state_ffd2_MC_D : STD_LOGIC; signal err_chk_prs_state_ffd2_MC_D1 : STD_LOGIC; signal err_chk_prs_state_ffd2_MC_D2_PT_0 : STD_LOGIC; signal err_chk_prs_state_ffd2_MC_D2_PT_1 : STD_LOGIC; signal err_chk_prs_state_ffd2_MC_D2 : STD_LOGIC; signal hout_MC_Q : STD_LOGIC; signal hout_MC_D : STD_LOGIC; signal hout_MC_D1 : STD_LOGIC; signal hout_MC_D2_PT_0 : STD_LOGIC; signal hin : STD_LOGIC; signal jin : STD_LOGIC; signal N_PZ_88 : STD_LOGIC; signal hout_MC_D2_PT_1 : STD_LOGIC; signal hout_MC_D2_PT_2 : STD_LOGIC; signal gin : STD_LOGIC; signal fin : STD_LOGIC; signal hout_MC_D2_PT_3 : STD_LOGIC; signal hout_MC_D2_PT_4 : STD_LOGIC; signal hout_MC_D2_PT_5 : STD_LOGIC; signal hout_MC_D2_PT_6 : STD_LOGIC; signal hout_MC_D2_PT_7 : STD_LOGIC; signal hout_MC_D2_PT_8 : STD_LOGIC; signal hout_MC_D2 : STD_LOGIC; signal hin_MC_Q : STD_LOGIC; signal hin_MC_D : STD_LOGIC; signal data_in_1_II_UIM : STD_LOGIC; signal hin_MC_D1_PT_0 : STD_LOGIC; signal hin_MC_D1 : STD_LOGIC; signal hin_MC_D2 : STD_LOGIC; signal jin_MC_Q : STD_LOGIC; signal jin_MC_D : STD_LOGIC; signal data_in_0_II_UIM : STD_LOGIC; signal jin_MC_D1_PT_0 : STD_LOGIC; signal jin_MC_D1 : STD_LOGIC; signal jin_MC_D2 : STD_LOGIC; signal N_PZ_88_MC_Q : STD_LOGIC; signal N_PZ_88_MC_D : STD_LOGIC; signal din : STD_LOGIC; signal iin : STD_LOGIC; signal cin : STD_LOGIC; signal ein : STD_LOGIC; signal N_PZ_88_MC_D1_PT_0 : STD_LOGIC; signal N_PZ_88_MC_D1 : STD_LOGIC; signal N_PZ_88_MC_D2 : STD_LOGIC; signal din_MC_Q : STD_LOGIC; signal din_MC_D : STD_LOGIC; signal data_in_6_II_UIM : STD_LOGIC; signal din_MC_D1_PT_0 : STD_LOGIC; signal din_MC_D1 : STD_LOGIC; signal din_MC_D2 : STD_LOGIC; signal iin_MC_Q : STD_LOGIC; signal iin_MC_D : STD_LOGIC; signal data_in_4_II_UIM : STD_LOGIC; signal iin_MC_D1_PT_0 : STD_LOGIC; signal iin_MC_D1 : STD_LOGIC; signal iin_MC_D2 : STD_LOGIC; signal cin_MC_Q : STD_LOGIC; signal cin_MC_D : STD_LOGIC; signal data_in_7_II_UIM : STD_LOGIC; signal cin_MC_D1_PT_0 : STD_LOGIC; signal cin_MC_D1 : STD_LOGIC; signal cin_MC_D2 : STD_LOGIC; signal ein_MC_Q : STD_LOGIC; signal ein_MC_D : STD_LOGIC; signal data_in_5_II_UIM : STD_LOGIC; signal ein_MC_D1_PT_0 : STD_LOGIC; signal ein_MC_D1 : STD_LOGIC; signal ein_MC_D2 : STD_LOGIC; signal gin_MC_Q : STD_LOGIC; signal gin_MC_D : STD_LOGIC; signal data_in_2_II_UIM : STD_LOGIC; signal gin_MC_D1_PT_0 : STD_LOGIC; signal gin_MC_D1 : STD_LOGIC; signal gin_MC_D2 : STD_LOGIC; signal fin_MC_Q : STD_LOGIC; signal fin_MC_D : STD_LOGIC; signal data_in_3_II_UIM : STD_LOGIC; signal fin_MC_D1_PT_0 : STD_LOGIC; signal fin_MC_D1 : STD_LOGIC; signal fin_MC_D2 : STD_LOGIC; signal data_out_1_MC_Q : STD_LOGIC; signal data_out_1_MC_Q_tsim_ireg_Q : STD_LOGIC; signal data_out_1_MC_D : STD_LOGIC; signal gout : STD_LOGIC; signal data_out_1_MC_D1_PT_0 : STD_LOGIC; signal data_out_1_MC_D1 : STD_LOGIC; signal data_out_1_MC_D2 : STD_LOGIC; signal gout_MC_Q : STD_LOGIC; signal gout_MC_D : STD_LOGIC; signal gout_MC_D1 : STD_LOGIC; signal gout_MC_D2_PT_0 : STD_LOGIC; signal gout_MC_D2_PT_1 : STD_LOGIC; signal gout_MC_D2_PT_2 : STD_LOGIC; signal gout_MC_D2_PT_3 : STD_LOGIC; signal gout_MC_D2_PT_4 : STD_LOGIC; signal gout_MC_D2_PT_5 : STD_LOGIC; signal gout_MC_D2_PT_6 : STD_LOGIC; signal gout_MC_D2 : STD_LOGIC; signal data_out_2_MC_Q : STD_LOGIC; signal data_out_2_MC_Q_tsim_ireg_Q : STD_LOGIC; signal data_out_2_MC_D : STD_LOGIC; signal fout : STD_LOGIC; signal data_out_2_MC_D1_PT_0 : STD_LOGIC; signal data_out_2_MC_D1 : STD_LOGIC; signal data_out_2_MC_D2 : STD_LOGIC; signal fout_MC_Q : STD_LOGIC; signal fout_MC_D : STD_LOGIC; signal fout_MC_D1 : STD_LOGIC; signal fout_MC_D2_PT_0 : STD_LOGIC; signal fout_MC_D2_PT_1 : STD_LOGIC; signal fout_MC_D2_PT_2 : STD_LOGIC; signal fout_MC_D2_PT_3 : STD_LOGIC; signal fout_MC_D2_PT_4 : STD_LOGIC; signal fout_MC_D2_PT_5 : STD_LOGIC; signal fout_MC_D2_PT_6 : STD_LOGIC; signal fout_MC_D2 : STD_LOGIC; signal data_out_3_MC_Q : STD_LOGIC; signal data_out_3_MC_Q_tsim_ireg_Q : STD_LOGIC; signal data_out_3_MC_D : STD_LOGIC; signal eout : STD_LOGIC; signal data_out_3_MC_D1_PT_0 : STD_LOGIC; signal data_out_3_MC_D1 : STD_LOGIC; signal data_out_3_MC_D2 : STD_LOGIC; signal eout_MC_Q : STD_LOGIC; signal eout_MC_D : STD_LOGIC; signal eout_MC_D1 : STD_LOGIC; signal eout_MC_D2_PT_0 : STD_LOGIC; signal N_PZ_176 : STD_LOGIC; signal eout_MC_D2_PT_1 : STD_LOGIC; signal N_PZ_143 : STD_LOGIC; signal N_PZ_147 : STD_LOGIC; signal eout_MC_D2_PT_2 : STD_LOGIC; signal eout_MC_D2_PT_3 : STD_LOGIC; signal eout_MC_D2_PT_4 : STD_LOGIC; signal eout_MC_D2_PT_5 : STD_LOGIC; signal eout_MC_D2_PT_6 : STD_LOGIC; signal eout_MC_D2_PT_7 : STD_LOGIC; signal eout_MC_D2_PT_8 : STD_LOGIC; signal eout_MC_D2_PT_9 : STD_LOGIC; signal eout_MC_D2_PT_10 : STD_LOGIC; signal eout_MC_D2 : STD_LOGIC; signal N_PZ_176_MC_Q : STD_LOGIC; signal N_PZ_176_MC_D : STD_LOGIC; signal bin : STD_LOGIC; signal ain : STD_LOGIC; signal N_PZ_176_MC_D1_PT_0 : STD_LOGIC; signal N_PZ_176_MC_D1 : STD_LOGIC; signal N_PZ_176_MC_D2 : STD_LOGIC; signal bin_MC_Q : STD_LOGIC; signal bin_MC_D : STD_LOGIC; signal data_in_8_II_UIM : STD_LOGIC; signal bin_MC_D1_PT_0 : STD_LOGIC; signal bin_MC_D1 : STD_LOGIC; signal bin_MC_D2 : STD_LOGIC; signal ain_MC_Q : STD_LOGIC; signal ain_MC_D : STD_LOGIC; signal data_in_9_II_UIM : STD_LOGIC; signal ain_MC_D1_PT_0 : STD_LOGIC; signal ain_MC_D1 : STD_LOGIC; signal ain_MC_D2 : STD_LOGIC; signal N_PZ_143_MC_Q : STD_LOGIC; signal N_PZ_143_MC_D : STD_LOGIC; signal N_PZ_143_MC_D1_PT_0 : STD_LOGIC; signal N_PZ_143_MC_D1 : STD_LOGIC; signal N_PZ_143_MC_D2 : STD_LOGIC; signal N_PZ_147_MC_Q : STD_LOGIC; signal N_PZ_147_MC_D : STD_LOGIC; signal N_PZ_147_MC_D1 : STD_LOGIC; signal N_PZ_147_MC_D2_PT_0 : STD_LOGIC; signal N_PZ_147_MC_D2_PT_1 : STD_LOGIC; signal N_PZ_147_MC_D2 : STD_LOGIC; signal data_out_4_MC_Q : STD_LOGIC; signal data_out_4_MC_Q_tsim_ireg_Q : STD_LOGIC; signal data_out_4_MC_D : STD_LOGIC; signal dout : STD_LOGIC; signal data_out_4_MC_D1_PT_0 : STD_LOGIC; signal data_out_4_MC_D1 : STD_LOGIC; signal data_out_4_MC_D2 : STD_LOGIC; signal dout_MC_Q : STD_LOGIC; signal dout_MC_D : STD_LOGIC; signal dout_MC_D1 : STD_LOGIC; signal dout_MC_D2_PT_0 : STD_LOGIC; signal N_PZ_164 : STD_LOGIC; signal dout_MC_D2_PT_1 : STD_LOGIC; signal dout_MC_D2_PT_2 : STD_LOGIC; signal dout_MC_D2_PT_3 : STD_LOGIC; signal dout_MC_D2_PT_4 : STD_LOGIC; signal dout_MC_D2_PT_5 : STD_LOGIC; signal dout_MC_D2_PT_6 : STD_LOGIC; signal dout_MC_D2_PT_7 : STD_LOGIC; signal dout_MC_D2_PT_8 : STD_LOGIC; signal dout_MC_D2_PT_9 : STD_LOGIC; signal dout_MC_D2_PT_10 : STD_LOGIC; signal dout_MC_D2 : STD_LOGIC; signal N_PZ_164_MC_Q : STD_LOGIC; signal N_PZ_164_MC_D : STD_LOGIC; signal N_PZ_164_MC_D1 : STD_LOGIC; signal N_PZ_164_MC_D2_PT_0 : STD_LOGIC; signal N_PZ_164_MC_D2_PT_1 : STD_LOGIC; signal N_PZ_164_MC_D2 : STD_LOGIC; signal data_out_5_MC_Q : STD_LOGIC; signal data_out_5_MC_Q_tsim_ireg_Q : STD_LOGIC; signal data_out_5_MC_D : STD_LOGIC; signal cout : STD_LOGIC; signal data_out_5_MC_D1_PT_0 : STD_LOGIC; signal data_out_5_MC_D1 : STD_LOGIC; signal data_out_5_MC_D2 : STD_LOGIC; signal cout_MC_Q : STD_LOGIC; signal cout_MC_D : STD_LOGIC; signal cout_MC_D1 : STD_LOGIC; signal cout_MC_D2_PT_0 : STD_LOGIC; signal cout_MC_D2_PT_1 : STD_LOGIC; signal cout_MC_D2_PT_2 : STD_LOGIC; signal cout_MC_D2_PT_3 : STD_LOGIC; signal cout_MC_D2_PT_4 : STD_LOGIC; signal cout_MC_D2_PT_5 : STD_LOGIC; signal cout_MC_D2_PT_6 : STD_LOGIC; signal cout_MC_D2_PT_7 : STD_LOGIC; signal cout_MC_D2_PT_8 : STD_LOGIC; signal cout_MC_D2_PT_9 : STD_LOGIC; signal cout_MC_D2 : STD_LOGIC; signal data_out_6_MC_Q : STD_LOGIC; signal data_out_6_MC_Q_tsim_ireg_Q : STD_LOGIC; signal data_out_6_MC_D : STD_LOGIC; signal bout : STD_LOGIC; signal data_out_6_MC_D1_PT_0 : STD_LOGIC; signal data_out_6_MC_D1 : STD_LOGIC; signal data_out_6_MC_D2 : STD_LOGIC; signal bout_MC_Q : STD_LOGIC; signal bout_MC_D : STD_LOGIC; signal bout_MC_D1 : STD_LOGIC; signal bout_MC_D2_PT_0 : STD_LOGIC; signal bout_MC_D2_PT_1 : STD_LOGIC; signal bout_MC_D2_PT_2 : STD_LOGIC; signal bout_MC_D2_PT_3 : STD_LOGIC; signal bout_MC_D2_PT_4 : STD_LOGIC; signal bout_MC_D2_PT_5 : STD_LOGIC; signal bout_MC_D2_PT_6 : STD_LOGIC; signal bout_MC_D2_PT_7 : STD_LOGIC; signal bout_MC_D2_PT_8 : STD_LOGIC; signal bout_MC_D2_PT_9 : STD_LOGIC; signal bout_MC_D2_PT_10 : STD_LOGIC; signal bout_MC_D2 : STD_LOGIC; signal data_out_7_MC_Q : STD_LOGIC; signal data_out_7_MC_Q_tsim_ireg_Q : STD_LOGIC; signal data_out_7_MC_D : STD_LOGIC; signal aout : STD_LOGIC; signal data_out_7_MC_D1_PT_0 : STD_LOGIC; signal data_out_7_MC_D1 : STD_LOGIC; signal data_out_7_MC_D2 : STD_LOGIC; signal aout_MC_Q : STD_LOGIC; signal aout_MC_D : STD_LOGIC; signal aout_MC_D1 : STD_LOGIC; signal aout_MC_D2_PT_0 : STD_LOGIC; signal aout_MC_D2_PT_1 : STD_LOGIC; signal aout_MC_D2_PT_2 : STD_LOGIC; signal aout_MC_D2_PT_3 : STD_LOGIC; signal aout_MC_D2_PT_4 : STD_LOGIC; signal aout_MC_D2_PT_5 : STD_LOGIC; signal aout_MC_D2_PT_6 : STD_LOGIC; signal aout_MC_D2_PT_7 : STD_LOGIC; signal aout_MC_D2_PT_8 : STD_LOGIC; signal aout_MC_D2_PT_9 : STD_LOGIC; signal aout_MC_D2_PT_10 : STD_LOGIC; signal aout_MC_D2 : STD_LOGIC; signal err_out_MC_Q : STD_LOGIC; signal err_out_MC_Q_tsim_ireg_Q : STD_LOGIC; signal err_out_MC_D : STD_LOGIC; signal err_out_MC_D1 : STD_LOGIC; signal err_out_MC_D2_PT_0 : STD_LOGIC; signal err_out_MC_D2_PT_1 : STD_LOGIC; signal err_out_MC_D2_PT_2 : STD_LOGIC; signal err_out_MC_D2_PT_3 : STD_LOGIC; signal err_out_MC_D2_PT_4 : STD_LOGIC; signal err_out_MC_D2_PT_5 : STD_LOGIC; signal err_out_MC_D2_PT_6 : STD_LOGIC; signal err_out_MC_D2_PT_7 : STD_LOGIC; signal err_out_MC_D2_PT_8 : STD_LOGIC; signal err_out_MC_D2_PT_9 : STD_LOGIC; signal err_out_MC_D2_PT_10 : STD_LOGIC; signal err_out_MC_D2_PT_11 : STD_LOGIC; signal err_out_MC_D2_PT_12 : STD_LOGIC; signal err_out_MC_D2_PT_13 : STD_LOGIC; signal err_out_MC_D2_PT_14 : STD_LOGIC; signal err_out_MC_D2_PT_15 : STD_LOGIC; signal err_out_MC_D2_PT_16 : STD_LOGIC; signal err_out_MC_D2_PT_17 : STD_LOGIC; signal err_out_MC_D2_PT_18 : STD_LOGIC; signal err_out_MC_D2_PT_19 : STD_LOGIC; signal err_out_MC_D2_PT_20 : STD_LOGIC;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -