📄 br.rpt
字号:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
02: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
03: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
04: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
05: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
06: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
12: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
13: 2/24( 8%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
14: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
17: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
20: 1/24( 4%) 1/4( 25%) 0/4( 0%) 0/4( 0%)
21: 3/24( 12%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
22: 1/24( 4%) 0/4( 0%) 1/4( 25%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: e:\ldmcpu\br.rpt
br
** CLOCK SIGNALS **
Type Fan-out Name
INPUT 16 clk
Device-Specific Information: e:\ldmcpu\br.rpt
br
** EQUATIONS **
clk : INPUT;
d_mb0 : INPUT;
d_mb1 : INPUT;
d_mb2 : INPUT;
d_mb3 : INPUT;
d_mb4 : INPUT;
d_mb5 : INPUT;
d_mb6 : INPUT;
d_mb7 : INPUT;
d_mb8 : INPUT;
d_mb9 : INPUT;
d_mb10 : INPUT;
d_mb11 : INPUT;
d_mb12 : INPUT;
d_mb13 : INPUT;
d_mb14 : INPUT;
d_mb15 : INPUT;
ld_mb : INPUT;
-- Node name is 'br0'
-- Equation name is 'br0', type is output
br0 = _LC8_A22;
-- Node name is 'br1'
-- Equation name is 'br1', type is output
br1 = _LC7_B14;
-- Node name is 'br2'
-- Equation name is 'br2', type is output
br2 = _LC1_B14;
-- Node name is 'br3'
-- Equation name is 'br3', type is output
br3 = _LC6_B14;
-- Node name is 'br4'
-- Equation name is 'br4', type is output
br4 = _LC5_B14;
-- Node name is 'br5'
-- Equation name is 'br5', type is output
br5 = _LC2_B14;
-- Node name is 'br6'
-- Equation name is 'br6', type is output
br6 = _LC1_A22;
-- Node name is 'br7'
-- Equation name is 'br7', type is output
br7 = _LC4_A22;
-- Node name is 'br8'
-- Equation name is 'br8', type is output
br8 = _LC3_B14;
-- Node name is 'br9'
-- Equation name is 'br9', type is output
br9 = _LC4_B14;
-- Node name is 'br10'
-- Equation name is 'br10', type is output
br10 = _LC2_A22;
-- Node name is 'br11'
-- Equation name is 'br11', type is output
br11 = _LC8_B14;
-- Node name is 'br12'
-- Equation name is 'br12', type is output
br12 = _LC3_A22;
-- Node name is 'br13'
-- Equation name is 'br13', type is output
br13 = _LC7_A22;
-- Node name is 'br14'
-- Equation name is 'br14', type is output
br14 = _LC5_A22;
-- Node name is 'br15'
-- Equation name is 'br15', type is output
br15 = _LC6_A22;
-- Node name is ':19'
-- Equation name is '_LC6_A22', type is buried
_LC6_A22 = DFFE( _EQ001, GLOBAL( clk), VCC, VCC, VCC);
_EQ001 = d_mb15 & ld_mb
# _LC6_A22 & !ld_mb;
-- Node name is ':21'
-- Equation name is '_LC5_A22', type is buried
_LC5_A22 = DFFE( _EQ002, GLOBAL( clk), VCC, VCC, VCC);
_EQ002 = d_mb14 & ld_mb
# _LC5_A22 & !ld_mb;
-- Node name is ':23'
-- Equation name is '_LC7_A22', type is buried
_LC7_A22 = DFFE( _EQ003, GLOBAL( clk), VCC, VCC, VCC);
_EQ003 = d_mb13 & ld_mb
# _LC7_A22 & !ld_mb;
-- Node name is ':25'
-- Equation name is '_LC3_A22', type is buried
_LC3_A22 = DFFE( _EQ004, GLOBAL( clk), VCC, VCC, VCC);
_EQ004 = d_mb12 & ld_mb
# _LC3_A22 & !ld_mb;
-- Node name is ':27'
-- Equation name is '_LC8_B14', type is buried
_LC8_B14 = DFFE( _EQ005, GLOBAL( clk), VCC, VCC, VCC);
_EQ005 = d_mb11 & ld_mb
# _LC8_B14 & !ld_mb;
-- Node name is ':29'
-- Equation name is '_LC2_A22', type is buried
_LC2_A22 = DFFE( _EQ006, GLOBAL( clk), VCC, VCC, VCC);
_EQ006 = d_mb10 & ld_mb
# _LC2_A22 & !ld_mb;
-- Node name is ':31'
-- Equation name is '_LC4_B14', type is buried
_LC4_B14 = DFFE( _EQ007, GLOBAL( clk), VCC, VCC, VCC);
_EQ007 = d_mb9 & ld_mb
# _LC4_B14 & !ld_mb;
-- Node name is ':33'
-- Equation name is '_LC3_B14', type is buried
_LC3_B14 = DFFE( _EQ008, GLOBAL( clk), VCC, VCC, VCC);
_EQ008 = d_mb8 & ld_mb
# _LC3_B14 & !ld_mb;
-- Node name is ':35'
-- Equation name is '_LC4_A22', type is buried
_LC4_A22 = DFFE( _EQ009, GLOBAL( clk), VCC, VCC, VCC);
_EQ009 = d_mb7 & ld_mb
# _LC4_A22 & !ld_mb;
-- Node name is ':37'
-- Equation name is '_LC1_A22', type is buried
_LC1_A22 = DFFE( _EQ010, GLOBAL( clk), VCC, VCC, VCC);
_EQ010 = d_mb6 & ld_mb
# _LC1_A22 & !ld_mb;
-- Node name is ':39'
-- Equation name is '_LC2_B14', type is buried
_LC2_B14 = DFFE( _EQ011, GLOBAL( clk), VCC, VCC, VCC);
_EQ011 = d_mb5 & ld_mb
# _LC2_B14 & !ld_mb;
-- Node name is ':41'
-- Equation name is '_LC5_B14', type is buried
_LC5_B14 = DFFE( _EQ012, GLOBAL( clk), VCC, VCC, VCC);
_EQ012 = d_mb4 & ld_mb
# _LC5_B14 & !ld_mb;
-- Node name is ':43'
-- Equation name is '_LC6_B14', type is buried
_LC6_B14 = DFFE( _EQ013, GLOBAL( clk), VCC, VCC, VCC);
_EQ013 = d_mb3 & ld_mb
# _LC6_B14 & !ld_mb;
-- Node name is ':45'
-- Equation name is '_LC1_B14', type is buried
_LC1_B14 = DFFE( _EQ014, GLOBAL( clk), VCC, VCC, VCC);
_EQ014 = d_mb2 & ld_mb
# _LC1_B14 & !ld_mb;
-- Node name is ':47'
-- Equation name is '_LC7_B14', type is buried
_LC7_B14 = DFFE( _EQ015, GLOBAL( clk), VCC, VCC, VCC);
_EQ015 = d_mb1 & ld_mb
# _LC7_B14 & !ld_mb;
-- Node name is ':49'
-- Equation name is '_LC8_A22', type is buried
_LC8_A22 = DFFE( _EQ016, GLOBAL( clk), VCC, VCC, VCC);
_EQ016 = d_mb0 & ld_mb
# _LC8_A22 & !ld_mb;
Project Information e:\ldmcpu\br.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'FLEX10K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:01
Timing SNF Extractor 00:00:00
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:01
Memory Allocated
-----------------
Peak memory allocated during compilation = 17,873K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -