📄 pwm_measure.tan.rpt
字号:
; Number of source nodes to report per destination node ; 10 ; ; ; ;
; Number of destination nodes to report ; 10 ; ; ; ;
; Number of paths to report ; 200 ; ; ; ;
; Report Minimum Timing Checks ; Off ; ; ; ;
; Use Fast Timing Models ; Off ; ; ; ;
; Report IO Paths Separately ; Off ; ; ; ;
; Default hold multicycle ; Same As Multicycle ; ; ; ;
; Cut paths between unrelated clock domains ; On ; ; ; ;
; Cut off read during write signal paths ; On ; ; ; ;
; Cut off feedback from I/O pins ; On ; ; ; ;
; Report Combined Fast/Slow Timing ; Off ; ; ; ;
; Ignore Clock Settings ; Off ; ; ; ;
; Analyze latches as synchronous elements ; On ; ; ; ;
; Enable Recovery/Removal analysis ; Off ; ; ; ;
; Enable Clock Latency ; Off ; ; ; ;
+-------------------------------------------------------+--------------------+------+----+-------------+
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Settings Summary ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; Clock Node Name ; Clock Setting Name ; Type ; Fmax Requirement ; Early Latency ; Late Latency ; Based on ; Multiply Base Fmax by ; Divide Base Fmax by ; Offset ; Phase offset ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; clock_24M ; ; User Pin ; None ; 0.000 ns ; 0.000 ns ; -- ; N/A ; N/A ; N/A ; ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Setup: 'clock_24M' ;
+-----------------------------------------+-----------------------------------------------------+---------------------------------------------------+---------------------+------------+-----------+-----------------------------+---------------------------+-------------------------+
; Slack ; Actual fmax (period) ; From ; To ; From Clock ; To Clock ; Required Setup Relationship ; Required Longest P2P Time ; Actual Longest P2P Time ;
+-----------------------------------------+-----------------------------------------------------+---------------------------------------------------+---------------------+------------+-----------+-----------------------------+---------------------------+-------------------------+
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[0] ; pwm_m:inst2|data[0] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TH_counter_rtl_1|dffs[1] ; pwm_m:inst2|data[0] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TH_counter_rtl_1|dffs[0] ; pwm_m:inst2|data[0] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[1] ; pwm_m:inst2|data[0] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[2] ; pwm_m:inst2|data[0] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[3] ; pwm_m:inst2|data[0] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[4] ; pwm_m:inst2|data[0] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[5] ; pwm_m:inst2|data[0] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[6] ; pwm_m:inst2|data[0] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[7] ; pwm_m:inst2|data[0] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[0] ; pwm_m:inst2|data[1] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TH_counter_rtl_1|dffs[1] ; pwm_m:inst2|data[1] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TH_counter_rtl_1|dffs[0] ; pwm_m:inst2|data[1] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[1] ; pwm_m:inst2|data[1] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[2] ; pwm_m:inst2|data[1] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[3] ; pwm_m:inst2|data[1] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[4] ; pwm_m:inst2|data[1] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[5] ; pwm_m:inst2|data[1] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[6] ; pwm_m:inst2|data[1] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[7] ; pwm_m:inst2|data[1] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[0] ; pwm_m:inst2|data[2] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TH_counter_rtl_1|dffs[1] ; pwm_m:inst2|data[2] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TH_counter_rtl_1|dffs[0] ; pwm_m:inst2|data[2] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[1] ; pwm_m:inst2|data[2] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[2] ; pwm_m:inst2|data[2] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[3] ; pwm_m:inst2|data[2] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
; N/A ; 56.82 MHz ( period = 17.600 ns ) ; pwm_m:inst2|lpm_counter:TL_counter_rtl_0|dffs[4] ; pwm_m:inst2|data[2] ; clock_24M ; clock_24M ; None ; None ; 13.100 ns ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -