any_div.tan.rpt

来自「基于Quartus II FPGA/CPLD数字系统设计实例(VHDL源代码文件」· RPT 代码 · 共 334 行 · 第 1/5 页

RPT
334
字号
Timing Analyzer report for any_div
Fri Mar 30 14:48:57 2007
Version 6.0 Build 202 06/20/2006 Service Pack 1 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Timing Analyzer Summary
  3. Timing Analyzer Settings
  4. Clock Settings Summary
  5. Clock Setup: 'clk'
  6. Clock Hold: 'clk'
  7. tco
  8. Timing Analyzer Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary                                                                                                                                                                              ;
+------------------------------+-----------+-----------------------------------+----------------------------------+----------------------+----------------------+------------+----------+--------------+
; Type                         ; Slack     ; Required Time                     ; Actual Time                      ; From                 ; To                   ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-----------+-----------------------------------+----------------------------------+----------------------+----------------------+------------+----------+--------------+
; Worst-case tco               ; -8.716 ns ; 0.100 ns                          ; 8.816 ns                         ; clkdiv1              ; clkdiv               ; clk        ; --       ; 1            ;
; Clock Setup: 'clk'           ; 5.492 ns  ; 100.00 MHz ( period = 10.000 ns ) ; 221.83 MHz ( period = 4.508 ns ) ; cnt1[0]              ; cnt1[31]             ; clk        ; clk      ; 0            ;
; Clock Hold: 'clk'            ; -1.150 ns ; 100.00 MHz ( period = 10.000 ns ) ; N/A                              ; clkdiv1~_Duplicate_1 ; clkdiv1~_Duplicate_1 ; clk        ; clk      ; 2            ;
; Total number of failed paths ;           ;                                   ;                                  ;                      ;                      ;            ;          ; 3            ;
+------------------------------+-----------+-----------------------------------+----------------------------------+----------------------+----------------------+------------+----------+--------------+


+------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings                                                                             ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Option                                                ; Setting            ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Device Name                                           ; EP2C5T144C6        ;      ;    ;             ;
; Timing Models                                         ; Final              ;      ;    ;             ;
; Number of source nodes to report per destination node ; 10                 ;      ;    ;             ;
; Number of destination nodes to report                 ; 10                 ;      ;    ;             ;
; Number of paths to report                             ; 200                ;      ;    ;             ;
; Report Minimum Timing Checks                          ; Off                ;      ;    ;             ;
; Use Fast Timing Models                                ; Off                ;      ;    ;             ;
; Report IO Paths Separately                            ; Off                ;      ;    ;             ;
; Default hold multicycle                               ; Same As Multicycle ;      ;    ;             ;
; Cut paths between unrelated clock domains             ; On                 ;      ;    ;             ;
; Cut off read during write signal paths                ; On                 ;      ;    ;             ;
; Cut off feedback from I/O pins                        ; On                 ;      ;    ;             ;

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?