📄 yuanlitu.map.rpt
字号:
Analysis & Synthesis report for yuanlitu
Sat May 26 11:13:08 2007
Quartus II Version 7.0 Build 33 02/05/2007 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Analysis & Synthesis Summary
3. Analysis & Synthesis Settings
4. Analysis & Synthesis Source Files Read
5. Analysis & Synthesis Resource Usage Summary
6. Analysis & Synthesis Resource Utilization by Entity
7. State Machine - |yuanlitu|ad1674ctrl:143|current_state
8. State Machine - |yuanlitu|ad1674ctrl:142|current_state
9. State Machine - |yuanlitu|adc0809ctrl:117|current_state
10. Registers Removed During Synthesis
11. General Register Statistics
12. Parameter Settings for Inferred Entity Instance: bio_polor1:137|lpm_counter:cnt_rtl_0
13. Parameter Settings for Inferred Entity Instance: overcur_ctrl:139|lpm_add_sub:Add0
14. Parameter Settings for Inferred Entity Instance: add_qf:116|lpm_add_sub:Add1
15. Parameter Settings for Inferred Entity Instance: add_qf:116|lpm_add_sub:Add0
16. Parameter Settings for Inferred Entity Instance: fenpinadc0809:130|lpm_add_sub:Add0
17. Parameter Settings for Inferred Entity Instance: fenpinpwm20M_10k:75|lpm_add_sub:Add0
18. Parameter Settings for Inferred Entity Instance: fankui1:113|lpm_add_sub:Add3
19. Parameter Settings for Inferred Entity Instance: qiankui:114|lpm_add_sub:Add0
20. Parameter Settings for Inferred Entity Instance: qiankui:114|lpm_add_sub:Add1
21. Parameter Settings for Inferred Entity Instance: qiankui:114|lpm_add_sub:Add2
22. Parameter Settings for Inferred Entity Instance: fankui1:113|lpm_add_sub:Add2
23. Parameter Settings for Inferred Entity Instance: fankui1:113|lpm_add_sub:Add0
24. Analysis & Synthesis Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files from any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+-----------------------------------------------------------------------+
; Analysis & Synthesis Summary ;
+-----------------------------+-----------------------------------------+
; Analysis & Synthesis Status ; Successful - Sat May 26 11:13:08 2007 ;
; Quartus II Version ; 7.0 Build 33 02/05/2007 SJ Full Version ;
; Revision Name ; yuanlitu ;
; Top-level Entity Name ; yuanlitu ;
; Family ; FLEX10K ;
; Total logic elements ; 317 ;
; Total pins ; 50 ;
; Total memory bits ; 0 ;
+-----------------------------+-----------------------------------------+
+-------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings ;
+----------------------------------------------------------+----------------+---------------+
; Option ; Setting ; Default Value ;
+----------------------------------------------------------+----------------+---------------+
; Device ; EPF10K10LC84-4 ; ;
; Top-level entity name ; yuanlitu ; yuanlitu ;
; Family name ; FLEX10K ; Stratix ;
; Create Debugging Nodes for IP Cores ; Off ; Off ;
; Preserve fewer node names ; On ; On ;
; Disable OpenCore Plus hardware evaluation ; Off ; Off ;
; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
; VHDL Version ; VHDL93 ; VHDL93 ;
; State Machine Processing ; Auto ; Auto ;
; Safe State Machine ; Off ; Off ;
; Extract Verilog State Machines ; On ; On ;
; Extract VHDL State Machines ; On ; On ;
; Ignore Verilog initial constructs ; Off ; Off ;
; Add Pass-Through Logic to Inferred RAMs ; On ; On ;
; NOT Gate Push-Back ; On ; On ;
; Power-Up Don't Care ; On ; On ;
; Remove Redundant Logic Cells ; Off ; Off ;
; Remove Duplicate Registers ; On ; On ;
; Ignore CARRY Buffers ; Off ; Off ;
; Ignore CASCADE Buffers ; Off ; Off ;
; Ignore GLOBAL Buffers ; Off ; Off ;
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore LCELL Buffers ; Off ; Off ;
; Ignore SOFT Buffers ; On ; On ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Auto Implement in ROM ; Off ; Off ;
; Optimization Technique -- FLEX 10K/10KE/10KA/ACEX 1K ; Area ; Area ;
; Carry Chain Length -- FLEX 10K ; 32 ; 32 ;
; Cascade Chain Length ; 2 ; 2 ;
; Auto Carry Chains ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Auto ROM Replacement ; On ; On ;
; Auto RAM Replacement ; On ; On ;
; Auto Clock Enable Replacement ; On ; On ;
; Auto Resource Sharing ; Off ; Off ;
; Allow Any RAM Size For Recognition ; Off ; Off ;
; Allow Any ROM Size For Recognition ; Off ; Off ;
; Ignore translate_off and synthesis_off directives ; Off ; Off ;
; Show Parameter Settings Tables in Synthesis Report ; On ; On ;
; HDL message level ; Level2 ; Level2 ;
; Suppress Register Optimization Related Messages ; Off ; Off ;
; Number of Removed Registers Reported in Synthesis Report ; 100 ; 100 ;
; Use smart compilation ; Off ; Off ;
+----------------------------------------------------------+----------------+---------------+
+----------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+----------------------------------+-----------------+------------------------------------+----------------------------------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ;
+----------------------------------+-----------------+------------------------------------+----------------------------------------------------------------------+
; yuanlitu.bdf ; yes ; User Block Diagram/Schematic File ; D:/my_eda4/fpga_program/yuanlitu.bdf ;
; BIO_POLOR1.vhd ; yes ; Other ; D:/my_eda4/fpga_program/BIO_POLOR1.vhd ;
; FENPINPWM20M_10K.vhd ; yes ; Other ; D:/my_eda4/fpga_program/FENPINPWM20M_10K.vhd ;
; OVERCUR_CTRL.vhd ; yes ; Other ; D:/my_eda4/fpga_program/OVERCUR_CTRL.vhd ;
; ADC0809CTRL.vhd ; yes ; Other ; D:/my_eda4/fpga_program/ADC0809CTRL.vhd ;
; FENPINADC0809.vhd ; yes ; Other ; D:/my_eda4/fpga_program/FENPINADC0809.vhd ;
; ADD_QF.vhd ; yes ; Other ; D:/my_eda4/fpga_program/ADD_QF.vhd ;
; AD1674CTRL.vhd ; yes ; Other ; D:/my_eda4/fpga_program/AD1674CTRL.vhd ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -