📄 fenpin.fit.smsg
字号:
Info: *******************************************************************
Info: Running Quartus II Fitter
Info: Version 7.0 Build 33 02/05/2007 SJ Full Version
Info: Processing started: Fri Nov 14 21:22:13 2008
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off fenpin -c fenpin
Info: Automatically selected device EP1S10F484C5 for design fenpin
Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
Info: The Fitter has identified 1 logical partitions of which 0 have a previous placement to use
Info: Previous placement does not exist for 23 of 23 atoms in partition Top
Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices
Info: Device EP1S20F484C5 is compatible
Info: Fitter converted 1 user pins into dedicated programming pins
Info: Pin ~DATA0~ is reserved at location L8
Warning: No exact pin location assignment(s) for 2 pins of 2 total pins
Info: Pin clk1hz not assigned to an exact location on the device
Info: Pin clk not assigned to an exact location on the device
Info: Fitter is using the Classic Timing Analyzer
Info: Timing requirements not specified -- quality metrics such as performance and power consumption may be sacrificed to reduce compilation time.
Info: Completed User Assigned Global Signals Promotion Operation
Info: Automatically promoted signal "clk" to use Global clock in PIN M20
Info: Completed Auto Global Promotion Operation
Info: Starting register packing
Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
Info: Finished register packing: elapsed time is 00:00:00
Info: Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement
Info: Number of I/O pins in group: 1 (unused VREF, 3.30 VCCIO, 0 input, 1 output, 0 bidirectional)
Info: I/O standards used: 3.3-V LVTTL.
Info: I/O bank details before I/O pin placement
Info: Statistics of I/O banks
Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 1 total pin(s) used -- 28 pins available
Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 30 pins available
Info: I/O bank number 3 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 51 pins available
Info: I/O bank number 4 does not use VREF pins and has unused VCCIO pins. 1 total pin(s) used -- 51 pins available
Info: I/O bank number 5 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 29 pins available
Info: I/O bank number 6 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 29 pins available
Info: I/O bank number 7 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 52 pins available
Info: I/O bank number 8 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 51 pins available
Info: I/O bank number 9 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 6 pins available
Info: I/O bank number 10 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 0 pins available
Info: I/O bank number 11 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 6 pins available
Info: I/O bank number 12 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 0 pins available
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Fitter placement operations ending: elapsed time is 00:00:00
Info: Estimated most critical path is register to register delay of 2.609 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X31_Y22; Fanout = 4; REG Node = 'cnt[0]'
Info: 2: + IC(0.514 ns) + CELL(0.443 ns) = 0.957 ns; Loc. = LAB_X30_Y22; Fanout = 2; COMB Node = 'Add0~133'
Info: 3: + IC(0.000 ns) + CELL(0.058 ns) = 1.015 ns; Loc. = LAB_X30_Y22; Fanout = 2; COMB Node = 'Add0~135'
Info: 4: + IC(0.000 ns) + CELL(0.058 ns) = 1.073 ns; Loc. = LAB_X30_Y22; Fanout = 2; COMB Node = 'Add0~137'
Info: 5: + IC(0.000 ns) + CELL(0.058 ns) = 1.131 ns; Loc. = LAB_X30_Y22; Fanout = 2; COMB Node = 'Add0~139'
Info: 6: + IC(0.000 ns) + CELL(0.214 ns) = 1.345 ns; Loc. = LAB_X30_Y22; Fanout = 4; COMB Node = 'Add0~143'
Info: 7: + IC(0.000 ns) + CELL(0.469 ns) = 1.814 ns; Loc. = LAB_X30_Y22; Fanout = 1; COMB Node = 'Add0~144'
Info: 8: + IC(0.256 ns) + CELL(0.539 ns) = 2.609 ns; Loc. = LAB_X31_Y22; Fanout = 4; REG Node = 'cnt[5]'
Info: Total cell delay = 1.839 ns ( 70.49 % )
Info: Total interconnect delay = 0.770 ns ( 29.51 % )
Info: Fitter routing operations beginning
Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 0%
Info: The peak interconnect region extends from location X21_Y21 to location X31_Y31
Info: Fitter routing operations ending: elapsed time is 00:00:00
Info: The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time.
Info: Optimizations that may affect the design's routability were skipped
Info: Optimizations that may affect the design's timing were skipped
Info: Completed Fixed Delay Chain Operation
Info: Started post-fitting delay annotation
Info: Delay annotation completed successfully
Info: Completed Auto Delay Chain Operation
Warning: The Reserve All Unused Pins setting has not been specified, and will default to 'As output driving ground'.
Info: Quartus II Fitter was successful. 0 errors, 2 warnings
Info: Allocated 202 megabytes of memory during processing
Info: Processing ended: Fri Nov 14 21:22:23 2008
Info: Elapsed time: 00:00:10
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -