📄 i2c_eeprom.tan.qmsg
字号:
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "clk1 " "Info: Assuming node \"clk1\" is an undefined clock" { } { { "I2c_eeprom.bdf" "" { Schematic "C:/Documents and Settings/Administrator/桌面/EEPROM/I2c_eeprom.bdf" { { 208 -48 120 224 "clk1" "" } } } } { "c:/altera/71/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/71/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk1" } } } } } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0 "" 0} } { } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0 "" 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "1 " "Warning: Found 1 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "i2c_top:inst\|clk_div " "Info: Detected ripple clock \"i2c_top:inst\|clk_div\" as buffer" { } { { "i2c_top.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_top.v" 44 -1 0 } } { "c:/altera/71/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/71/quartus/bin/Assignment Editor.qase" 1 { { 0 "i2c_top:inst\|clk_div" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} } { } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk1 register i2c_top:inst\|i2c_wr:i2c_wr_inst\|scl register i2c_top:inst\|i2c_wr:i2c_wr_inst\|stop_state.stop_bit 129.17 MHz 7.742 ns Internal " "Info: Clock \"clk1\" has Internal fmax of 129.17 MHz between source register \"i2c_top:inst\|i2c_wr:i2c_wr_inst\|scl\" and destination register \"i2c_top:inst\|i2c_wr:i2c_wr_inst\|stop_state.stop_bit\" (period= 7.742 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "3.608 ns + Longest register register " "Info: + Longest register to register delay is 3.608 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns i2c_top:inst\|i2c_wr:i2c_wr_inst\|scl 1 REG LCFF_X23_Y13_N13 34 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X23_Y13_N13; Fanout = 34; REG Node = 'i2c_top:inst\|i2c_wr:i2c_wr_inst\|scl'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "" { i2c_top:inst|i2c_wr:i2c_wr_inst|scl } "NODE_NAME" } } { "i2c_wr.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_wr.v" 19 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.870 ns) + CELL(0.537 ns) 1.407 ns i2c_top:inst\|i2c_wr:i2c_wr_inst\|Selector82~173 2 COMB LCCOMB_X24_Y13_N22 1 " "Info: 2: + IC(0.870 ns) + CELL(0.537 ns) = 1.407 ns; Loc. = LCCOMB_X24_Y13_N22; Fanout = 1; COMB Node = 'i2c_top:inst\|i2c_wr:i2c_wr_inst\|Selector82~173'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "1.407 ns" { i2c_top:inst|i2c_wr:i2c_wr_inst|scl i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~173 } "NODE_NAME" } } { "i2c_wr.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_wr.v" 123 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.469 ns) + CELL(0.624 ns) 3.500 ns i2c_top:inst\|i2c_wr:i2c_wr_inst\|Selector82~175 3 COMB LCCOMB_X25_Y13_N24 1 " "Info: 3: + IC(1.469 ns) + CELL(0.624 ns) = 3.500 ns; Loc. = LCCOMB_X25_Y13_N24; Fanout = 1; COMB Node = 'i2c_top:inst\|i2c_wr:i2c_wr_inst\|Selector82~175'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "2.093 ns" { i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~173 i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~175 } "NODE_NAME" } } { "i2c_wr.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_wr.v" 123 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 3.608 ns i2c_top:inst\|i2c_wr:i2c_wr_inst\|stop_state.stop_bit 4 REG LCFF_X25_Y13_N25 3 " "Info: 4: + IC(0.000 ns) + CELL(0.108 ns) = 3.608 ns; Loc. = LCFF_X25_Y13_N25; Fanout = 3; REG Node = 'i2c_top:inst\|i2c_wr:i2c_wr_inst\|stop_state.stop_bit'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~175 i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } "NODE_NAME" } } { "i2c_wr.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_wr.v" 33 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.269 ns ( 35.17 % ) " "Info: Total cell delay = 1.269 ns ( 35.17 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.339 ns ( 64.83 % ) " "Info: Total interconnect delay = 2.339 ns ( 64.83 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "3.608 ns" { i2c_top:inst|i2c_wr:i2c_wr_inst|scl i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~173 i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~175 i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } "NODE_NAME" } } { "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "3.608 ns" { i2c_top:inst|i2c_wr:i2c_wr_inst|scl i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~173 i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~175 i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } { 0.000ns 0.870ns 1.469ns 0.000ns } { 0.000ns 0.537ns 0.624ns 0.108ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.001 ns - Smallest " "Info: - Smallest clock skew is 0.001 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk1 destination 7.224 ns + Shortest register " "Info: + Shortest clock path from clock \"clk1\" to destination register is 7.224 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns clk1 1 CLK PIN_23 2 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 2; CLK Node = 'clk1'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk1 } "NODE_NAME" } } { "I2c_eeprom.bdf" "" { Schematic "C:/Documents and Settings/Administrator/桌面/EEPROM/I2c_eeprom.bdf" { { 208 -48 120 224 "clk1" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.120 ns) + CELL(0.970 ns) 4.230 ns i2c_top:inst\|clk_div 2 REG LCFF_X28_Y11_N17 2 " "Info: 2: + IC(2.120 ns) + CELL(0.970 ns) = 4.230 ns; Loc. = LCFF_X28_Y11_N17; Fanout = 2; REG Node = 'i2c_top:inst\|clk_div'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "3.090 ns" { clk1 i2c_top:inst|clk_div } "NODE_NAME" } } { "i2c_top.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_top.v" 44 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.423 ns) + CELL(0.000 ns) 5.653 ns i2c_top:inst\|clk_div~clkctrl 3 COMB CLKCTRL_G4 115 " "Info: 3: + IC(1.423 ns) + CELL(0.000 ns) = 5.653 ns; Loc. = CLKCTRL_G4; Fanout = 115; COMB Node = 'i2c_top:inst\|clk_div~clkctrl'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "1.423 ns" { i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl } "NODE_NAME" } } { "i2c_top.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_top.v" 44 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.905 ns) + CELL(0.666 ns) 7.224 ns i2c_top:inst\|i2c_wr:i2c_wr_inst\|stop_state.stop_bit 4 REG LCFF_X25_Y13_N25 3 " "Info: 4: + IC(0.905 ns) + CELL(0.666 ns) = 7.224 ns; Loc. = LCFF_X25_Y13_N25; Fanout = 3; REG Node = 'i2c_top:inst\|i2c_wr:i2c_wr_inst\|stop_state.stop_bit'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "1.571 ns" { i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } "NODE_NAME" } } { "i2c_wr.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_wr.v" 33 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.776 ns ( 38.43 % ) " "Info: Total cell delay = 2.776 ns ( 38.43 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.448 ns ( 61.57 % ) " "Info: Total interconnect delay = 4.448 ns ( 61.57 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "7.224 ns" { clk1 i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } "NODE_NAME" } } { "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "7.224 ns" { clk1 clk1~combout i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } { 0.000ns 0.000ns 2.120ns 1.423ns 0.905ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk1 source 7.223 ns - Longest register " "Info: - Longest clock path from clock \"clk1\" to source register is 7.223 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns clk1 1 CLK PIN_23 2 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 2; CLK Node = 'clk1'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk1 } "NODE_NAME" } } { "I2c_eeprom.bdf" "" { Schematic "C:/Documents and Settings/Administrator/桌面/EEPROM/I2c_eeprom.bdf" { { 208 -48 120 224 "clk1" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.120 ns) + CELL(0.970 ns) 4.230 ns i2c_top:inst\|clk_div 2 REG LCFF_X28_Y11_N17 2 " "Info: 2: + IC(2.120 ns) + CELL(0.970 ns) = 4.230 ns; Loc. = LCFF_X28_Y11_N17; Fanout = 2; REG Node = 'i2c_top:inst\|clk_div'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "3.090 ns" { clk1 i2c_top:inst|clk_div } "NODE_NAME" } } { "i2c_top.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_top.v" 44 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.423 ns) + CELL(0.000 ns) 5.653 ns i2c_top:inst\|clk_div~clkctrl 3 COMB CLKCTRL_G4 115 " "Info: 3: + IC(1.423 ns) + CELL(0.000 ns) = 5.653 ns; Loc. = CLKCTRL_G4; Fanout = 115; COMB Node = 'i2c_top:inst\|clk_div~clkctrl'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "1.423 ns" { i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl } "NODE_NAME" } } { "i2c_top.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_top.v" 44 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.904 ns) + CELL(0.666 ns) 7.223 ns i2c_top:inst\|i2c_wr:i2c_wr_inst\|scl 4 REG LCFF_X23_Y13_N13 34 " "Info: 4: + IC(0.904 ns) + CELL(0.666 ns) = 7.223 ns; Loc. = LCFF_X23_Y13_N13; Fanout = 34; REG Node = 'i2c_top:inst\|i2c_wr:i2c_wr_inst\|scl'" { } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "1.570 ns" { i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|scl } "NODE_NAME" } } { "i2c_wr.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_wr.v" 19 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.776 ns ( 38.43 % ) " "Info: Total cell delay = 2.776 ns ( 38.43 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.447 ns ( 61.57 % ) " "Info: Total interconnect delay = 4.447 ns ( 61.57 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "7.223 ns" { clk1 i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|scl } "NODE_NAME" } } { "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "7.223 ns" { clk1 clk1~combout i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|scl } { 0.000ns 0.000ns 2.120ns 1.423ns 0.904ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "7.224 ns" { clk1 i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } "NODE_NAME" } } { "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "7.224 ns" { clk1 clk1~combout i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } { 0.000ns 0.000ns 2.120ns 1.423ns 0.905ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } } { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "7.223 ns" { clk1 i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|scl } "NODE_NAME" } } { "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "7.223 ns" { clk1 clk1~combout i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|scl } { 0.000ns 0.000ns 2.120ns 1.423ns 0.904ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.304 ns + " "Info: + Micro clock to output delay of source is 0.304 ns" { } { { "i2c_wr.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_wr.v" 19 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.040 ns + " "Info: + Micro setup delay of destination is -0.040 ns" { } { { "i2c_wr.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_wr.v" 33 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" { } { { "i2c_wr.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_wr.v" 19 -1 0 } } { "i2c_wr.v" "" { Text "C:/Documents and Settings/Administrator/桌面/EEPROM/i2c_wr.v" 33 -1 0 } } } 0 0 "Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" 0 0 "" 0} } { { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "3.608 ns" { i2c_top:inst|i2c_wr:i2c_wr_inst|scl i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~173 i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~175 i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } "NODE_NAME" } } { "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "3.608 ns" { i2c_top:inst|i2c_wr:i2c_wr_inst|scl i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~173 i2c_top:inst|i2c_wr:i2c_wr_inst|Selector82~175 i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } { 0.000ns 0.870ns 1.469ns 0.000ns } { 0.000ns 0.537ns 0.624ns 0.108ns } "" } } { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "7.224 ns" { clk1 i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } "NODE_NAME" } } { "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "7.224 ns" { clk1 clk1~combout i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit } { 0.000ns 0.000ns 2.120ns 1.423ns 0.905ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } } { "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/71/quartus/bin/TimingClosureFloorplan.fld" "" "7.223 ns" { clk1 i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|scl } "NODE_NAME" } } { "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/71/quartus/bin/Technology_Viewer.qrui" "7.223 ns" { clk1 clk1~combout i2c_top:inst|clk_div i2c_top:inst|clk_div~clkctrl i2c_top:inst|i2c_wr:i2c_wr_inst|scl } { 0.000ns 0.000ns 2.120ns 1.423ns 0.904ns } { 0.000ns 1.140ns 0.970ns 0.000ns 0.666ns } "" } } } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -