⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 i2c_eeprom.fit.rpt

📁 VHDL语言写的IIC实现EEPROM
💻 RPT
📖 第 1 页 / 共 5 页
字号:
; Final Placement Optimizations                                         ; Automatically                  ; Automatically                  ;
; Fitter Aggressive Routability Optimizations                           ; Automatically                  ; Automatically                  ;
; Fitter Initial Placement Seed                                         ; 1                              ; 1                              ;
; PCI I/O                                                               ; Off                            ; Off                            ;
; Weak Pull-Up Resistor                                                 ; Off                            ; Off                            ;
; Enable Bus-Hold Circuitry                                             ; Off                            ; Off                            ;
; Auto Global Memory Control Signals                                    ; Off                            ; Off                            ;
; Auto Packed Registers -- Stratix II/II GX/III Cyclone II/III Arria GX ; Auto                           ; Auto                           ;
; Auto Delay Chains                                                     ; On                             ; On                             ;
; Auto Merge PLLs                                                       ; On                             ; On                             ;
; Ignore PLL Mode When Merging PLLs                                     ; Off                            ; Off                            ;
; Perform Physical Synthesis for Combinational Logic for Fitting        ; Off                            ; Off                            ;
; Perform Physical Synthesis for Combinational Logic for Performance    ; Off                            ; Off                            ;
; Perform Register Duplication for Performance                          ; Off                            ; Off                            ;
; Perform Logic to Memory Mapping for Fitting                           ; Off                            ; Off                            ;
; Perform Register Retiming for Performance                             ; Off                            ; Off                            ;
; Perform Asynchronous Signal Pipelining                                ; Off                            ; Off                            ;
; Fitter Effort                                                         ; Auto Fit                       ; Auto Fit                       ;
; Physical Synthesis Effort Level                                       ; Normal                         ; Normal                         ;
; Auto Global Clock                                                     ; On                             ; On                             ;
; Auto Global Register Control Signals                                  ; On                             ; On                             ;
; Stop After Congestion Map Generation                                  ; Off                            ; Off                            ;
; Save Intermediate Fitting Results                                     ; Off                            ; Off                            ;
; Use smart compilation                                                 ; Off                            ; Off                            ;
+-----------------------------------------------------------------------+--------------------------------+--------------------------------+


+--------------+
; Pin-Out File ;
+--------------+
The pin-out file can be found in C:/Documents and Settings/Administrator/桌面/EEPROM/I2c_eeprom.pin.


+----------------------------------------------------------------------------------+
; Fitter Resource Usage Summary                                                    ;
+---------------------------------------------+------------------------------------+
; Resource                                    ; Usage                              ;
+---------------------------------------------+------------------------------------+
; Total logic elements                        ; 287 / 8,256 ( 3 % )                ;
;     -- Combinational with no register       ; 134                                ;
;     -- Register only                        ; 8                                  ;
;     -- Combinational with a register        ; 145                                ;
;                                             ;                                    ;
; Logic element usage by number of LUT inputs ;                                    ;
;     -- 4 input functions                    ; 159                                ;
;     -- 3 input functions                    ; 36                                 ;
;     -- <=2 input functions                  ; 84                                 ;
;     -- Register only                        ; 8                                  ;
;                                             ;                                    ;
; Logic elements by mode                      ;                                    ;
;     -- normal mode                          ; 228                                ;
;     -- arithmetic mode                      ; 51                                 ;
;                                             ;                                    ;
; Total registers*                            ; 153 / 8,646 ( 2 % )                ;
;     -- Dedicated logic registers            ; 153 / 8,256 ( 2 % )                ;
;     -- I/O registers                        ; 0 / 390 ( 0 % )                    ;
;                                             ;                                    ;
; Total LABs:  partially or completely used   ; 23 / 516 ( 4 % )                   ;
; User inserted logic elements                ; 0                                  ;
; Virtual pins                                ; 0                                  ;
; I/O pins                                    ; 6 / 138 ( 4 % )                    ;
;     -- Clock pins                           ; 1 / 4 ( 25 % )                     ;
; Global signals                              ; 3                                  ;
; M4Ks                                        ; 0 / 36 ( 0 % )                     ;
; Total memory bits                           ; 0 / 165,888 ( 0 % )                ;
; Total RAM block bits                        ; 0 / 165,888 ( 0 % )                ;
; Embedded Multiplier 9-bit elements          ; 0 / 36 ( 0 % )                     ;
; PLLs                                        ; 0 / 2 ( 0 % )                      ;
; Global clocks                               ; 3 / 8 ( 38 % )                     ;
; Average interconnect usage                  ; 0%                                 ;
; Peak interconnect usage                     ; 1%                                 ;
; Maximum fan-out node                        ; i2c_top:inst|clk_div~clkctrl       ;
; Maximum fan-out                             ; 115                                ;
; Highest non-global fan-out signal           ; i2c_top:inst|i2c_wr:i2c_wr_inst|ff ;
; Highest non-global fan-out                  ; 49                                 ;
; Total fan-out                               ; 1414                               ;
; Average fan-out                             ; 3.15                               ;
+---------------------------------------------+------------------------------------+
*  Register count does not include registers inside RAM blocks or DSP blocks.



+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; LogicLock Region Resource Usage                                                                                                                                                                                                              ;
+------------------+--------+-------+--------+-------------+---------------------------+---------------+-------------+-------+--------------+---------+-----------+-------+--------------+--------------+-------------------+------------------+
; LogicLock Region ; Origin ; Width ; Height ; Logic Cells ; Dedicated Logic Registers ; I/O Registers ; Memory Bits ; M4Ks  ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins  ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ;
+------------------+--------+-------+--------+-------------+---------------------------+---------------+-------------+-------+--------------+---------+-----------+-------+--------------+--------------+-------------------+------------------+
; Root Region      ; X0_Y0  ; 35    ; 20     ; 0 (0)       ; 0 (0)                     ; 0 (0)         ; 0 (0)       ; 0 (0) ; 0 (0)        ; 0 (0)   ; 0 (0)     ; 0 (0) ; 0 (0)        ; 0 (0)        ; 0 (0)             ; 0 (0)            ;
+------------------+--------+-------+--------+-------------+---------------------------+---------------+-------------+-------+--------------+---------+-----------+-------+--------------+--------------+-------------------+------------------+


+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Input Pins                                                                                                                                                                                                                                                        ;
+-------------+-------+----------+--------------+--------------+-------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+-------------+----------------------+
; Name        ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Cell number ; Combinational Fan-Out ; Registered Fan-Out ; Global ; Input Register ; Power Up High ; PCI I/O Enabled ; Bus Hold ; Weak Pull Up ; I/O Standard ; Termination ; Location assigned by ;
+-------------+-------+----------+--------------+--------------+-------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+-------------+----------------------+
; clk1        ; 23    ; 1        ; 0            ; 9            ; 0           ; 2                     ; 0                  ; yes    ; no             ; no            ; no              ; no       ; Off          ; 3.3-V LVTTL  ; Off         ; User                 ;
; pld_CLEAR_n ; 24    ; 1        ; 0            ; 9            ; 1           ; 21                    ; 0                  ; yes    ; no             ; no            ; no              ; no       ; Off          ; 3.3-V LVTTL  ; Off         ; Fitter               ;
+-------------+-------+----------+--------------+--------------+-------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+-------------+----------------------+

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -