i2c_eeprom.tan.rpt
来自「VHDL语言写的IIC实现EEPROM」· RPT 代码 · 共 266 行 · 第 1/5 页
RPT
266 行
Classic Timing Analyzer report for I2c_eeprom
Mon Dec 15 16:21:51 2008
Quartus II Version 7.1 Build 156 04/30/2007 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'clk1'
6. tsu
7. tco
8. th
9. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files from any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+-------+---------------+----------------------------------+-------------------------------------+----------------------------------------------------------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-------+---------------+----------------------------------+-------------------------------------+----------------------------------------------------------+------------+----------+--------------+
; Worst-case tsu ; N/A ; None ; 1.310 ns ; I2C_sda ; i2c_top:inst|i2c_wr:i2c_wr_inst|data_r[6] ; -- ; clk1 ; 0 ;
; Worst-case tco ; N/A ; None ; 22.855 ns ; i2c_top:inst|data_rep[7] ; HC_SI ; clk1 ; -- ; 0 ;
; Worst-case th ; N/A ; None ; 3.445 ns ; pld_CLEAR_n ; i2c_top:inst|i2c_wr:i2c_wr_inst|sh8out_state.sh8out_bit4 ; -- ; clk1 ; 0 ;
; Clock Setup: 'clk1' ; N/A ; None ; 129.17 MHz ( period = 7.742 ns ) ; i2c_top:inst|i2c_wr:i2c_wr_inst|scl ; i2c_top:inst|i2c_wr:i2c_wr_inst|stop_state.stop_bit ; clk1 ; clk1 ; 0 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 0 ;
+------------------------------+-------+---------------+----------------------------------+-------------------------------------+----------------------------------------------------------+------------+----------+--------------+
+------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?