⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 state_machine.tan.qmsg

📁 CPLD开发板VHDL源程序并附上开发板的原理图
💻 QMSG
📖 第 1 页 / 共 2 页
字号:
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "clk " "Info: Assuming node \"clk\" is an undefined clock" {  } { { "state_machine.vhd" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/state_machine.vhd" 12 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } }  } 0}  } {  } 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk register lpm_counter:cnt_rtl_0\|dffs\[9\] register lpm_counter:cnt_rtl_0\|dffs\[19\] 76.92 MHz 13.0 ns Internal " "Info: Clock \"clk\" has Internal fmax of 76.92 MHz between source register \"lpm_counter:cnt_rtl_0\|dffs\[9\]\" and destination register \"lpm_counter:cnt_rtl_0\|dffs\[19\]\" (period= 13.0 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "8.000 ns + Longest register register " "Info: + Longest register to register delay is 8.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lpm_counter:cnt_rtl_0\|dffs\[9\] 1 REG LC9 18 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC9; Fanout = 18; REG Node = 'lpm_counter:cnt_rtl_0\|dffs\[9\]'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "" { lpm_counter:cnt_rtl_0|dffs[9] } "NODE_NAME" } "" } } { "lpm_counter.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/lpm_counter.tdf" 262 9 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.000 ns) + CELL(6.000 ns) 8.000 ns lpm_counter:cnt_rtl_0\|dffs\[19\] 2 REG LC89 8 " "Info: 2: + IC(2.000 ns) + CELL(6.000 ns) = 8.000 ns; Loc. = LC89; Fanout = 8; REG Node = 'lpm_counter:cnt_rtl_0\|dffs\[19\]'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "8.000 ns" { lpm_counter:cnt_rtl_0|dffs[9] lpm_counter:cnt_rtl_0|dffs[19] } "NODE_NAME" } "" } } { "lpm_counter.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/lpm_counter.tdf" 262 9 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "6.000 ns 75.00 % " "Info: Total cell delay = 6.000 ns ( 75.00 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns 25.00 % " "Info: Total interconnect delay = 2.000 ns ( 25.00 % )" {  } {  } 0}  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "8.000 ns" { lpm_counter:cnt_rtl_0|dffs[9] lpm_counter:cnt_rtl_0|dffs[19] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "8.000 ns" { lpm_counter:cnt_rtl_0|dffs[9] lpm_counter:cnt_rtl_0|dffs[19] } { 0.000ns 2.000ns } { 0.000ns 6.000ns } } }  } 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 3.000 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 3.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.000 ns) 3.000 ns clk 1 CLK PIN_83 27 " "Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 27; CLK Node = 'clk'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "" { clk } "NODE_NAME" } "" } } { "state_machine.vhd" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/state_machine.vhd" 12 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 3.000 ns lpm_counter:cnt_rtl_0\|dffs\[19\] 2 REG LC89 8 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC89; Fanout = 8; REG Node = 'lpm_counter:cnt_rtl_0\|dffs\[19\]'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "0.000 ns" { clk lpm_counter:cnt_rtl_0|dffs[19] } "NODE_NAME" } "" } } { "lpm_counter.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/lpm_counter.tdf" 262 9 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.000 ns 100.00 % " "Info: Total cell delay = 3.000 ns ( 100.00 % )" {  } {  } 0}  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "3.000 ns" { clk lpm_counter:cnt_rtl_0|dffs[19] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out lpm_counter:cnt_rtl_0|dffs[19] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } }  } 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 3.000 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 3.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.000 ns) 3.000 ns clk 1 CLK PIN_83 27 " "Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 27; CLK Node = 'clk'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "" { clk } "NODE_NAME" } "" } } { "state_machine.vhd" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/state_machine.vhd" 12 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 3.000 ns lpm_counter:cnt_rtl_0\|dffs\[9\] 2 REG LC9 18 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC9; Fanout = 18; REG Node = 'lpm_counter:cnt_rtl_0\|dffs\[9\]'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "0.000 ns" { clk lpm_counter:cnt_rtl_0|dffs[9] } "NODE_NAME" } "" } } { "lpm_counter.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/lpm_counter.tdf" 262 9 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.000 ns 100.00 % " "Info: Total cell delay = 3.000 ns ( 100.00 % )" {  } {  } 0}  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "3.000 ns" { clk lpm_counter:cnt_rtl_0|dffs[9] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out lpm_counter:cnt_rtl_0|dffs[9] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } }  } 0}  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "3.000 ns" { clk lpm_counter:cnt_rtl_0|dffs[19] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out lpm_counter:cnt_rtl_0|dffs[19] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "3.000 ns" { clk lpm_counter:cnt_rtl_0|dffs[9] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out lpm_counter:cnt_rtl_0|dffs[9] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } }  } 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.000 ns + " "Info: + Micro clock to output delay of source is 1.000 ns" {  } { { "lpm_counter.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/lpm_counter.tdf" 262 9 0 } }  } 0} { "Info" "ITDB_FULL_TSU_DELAY" "4.000 ns + " "Info: + Micro setup delay of destination is 4.000 ns" {  } { { "lpm_counter.tdf" "" { Text "d:/altera/quartus50/libraries/megafunctions/lpm_counter.tdf" 262 9 0 } }  } 0}  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "8.000 ns" { lpm_counter:cnt_rtl_0|dffs[9] lpm_counter:cnt_rtl_0|dffs[19] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "8.000 ns" { lpm_counter:cnt_rtl_0|dffs[9] lpm_counter:cnt_rtl_0|dffs[19] } { 0.000ns 2.000ns } { 0.000ns 6.000ns } } } { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "3.000 ns" { clk lpm_counter:cnt_rtl_0|dffs[19] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out lpm_counter:cnt_rtl_0|dffs[19] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "3.000 ns" { clk lpm_counter:cnt_rtl_0|dffs[9] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out lpm_counter:cnt_rtl_0|dffs[9] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } }  } 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "clk c\[4\] state\[0\] 17.000 ns register " "Info: tco from clock \"clk\" to destination pin \"c\[4\]\" through register \"state\[0\]\" is 17.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 3.000 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to source register is 3.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.000 ns) 3.000 ns clk 1 CLK PIN_83 27 " "Info: 1: + IC(0.000 ns) + CELL(3.000 ns) = 3.000 ns; Loc. = PIN_83; Fanout = 27; CLK Node = 'clk'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "" { clk } "NODE_NAME" } "" } } { "state_machine.vhd" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/state_machine.vhd" 12 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 3.000 ns state\[0\] 2 REG LC81 15 " "Info: 2: + IC(0.000 ns) + CELL(0.000 ns) = 3.000 ns; Loc. = LC81; Fanout = 15; REG Node = 'state\[0\]'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "0.000 ns" { clk state[0] } "NODE_NAME" } "" } } { "state_machine.vhd" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/state_machine.vhd" 29 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.000 ns 100.00 % " "Info: Total cell delay = 3.000 ns ( 100.00 % )" {  } {  } 0}  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "3.000 ns" { clk state[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out state[0] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } }  } 0} { "Info" "ITDB_FULL_TCO_DELAY" "1.000 ns + " "Info: + Micro clock to output delay of source is 1.000 ns" {  } { { "state_machine.vhd" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/state_machine.vhd" 29 -1 0 } }  } 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "13.000 ns + Longest register pin " "Info: + Longest register to pin delay is 13.000 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns state\[0\] 1 REG LC81 15 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC81; Fanout = 15; REG Node = 'state\[0\]'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "" { state[0] } "NODE_NAME" } "" } } { "state_machine.vhd" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/state_machine.vhd" 29 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(2.000 ns) + CELL(7.000 ns) 9.000 ns Mux~289 2 COMB LC93 1 " "Info: 2: + IC(2.000 ns) + CELL(7.000 ns) = 9.000 ns; Loc. = LC93; Fanout = 1; COMB Node = 'Mux~289'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "9.000 ns" { state[0] Mux~289 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(4.000 ns) 13.000 ns c\[4\] 3 PIN PIN_60 0 " "Info: 3: + IC(0.000 ns) + CELL(4.000 ns) = 13.000 ns; Loc. = PIN_60; Fanout = 0; PIN Node = 'c\[4\]'" {  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "4.000 ns" { Mux~289 c[4] } "NODE_NAME" } "" } } { "state_machine.vhd" "" { Text "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/state_machine.vhd" 14 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "11.000 ns 84.62 % " "Info: Total cell delay = 11.000 ns ( 84.62 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.000 ns 15.38 % " "Info: Total interconnect delay = 2.000 ns ( 15.38 % )" {  } {  } 0}  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "13.000 ns" { state[0] Mux~289 c[4] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "13.000 ns" { state[0] Mux~289 c[4] } { 0.000ns 2.000ns 0.000ns } { 0.000ns 7.000ns 4.000ns } } }  } 0}  } { { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "3.000 ns" { clk state[0] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "3.000 ns" { clk clk~out state[0] } { 0.000ns 0.000ns 0.000ns } { 0.000ns 3.000ns 0.000ns } } } { "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" "" { Report "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine_cmp.qrpt" Compiler "state_machine" "UNKNOWN" "V1" "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/db/state_machine.quartus_db" { Floorplan "E:/Cindy/DevelopBoard/Mars-7128/示例程序/VHDL/基础实验/简单状态机/" "" "13.000 ns" { state[0] Mux~289 c[4] } "NODE_NAME" } "" } } { "d:/altera/quartus50/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus50/bin/Technology_Viewer.qrui" "13.000 ns" { state[0] Mux~289 c[4] } { 0.000ns 2.000ns 0.000ns } { 0.000ns 7.000ns 4.000ns } } }  } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Timing Analyzer 0 s 1  Quartus II " "Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning" { { "Info" "IQEXE_END_BANNER_TIME" "Tue Dec 13 17:36:55 2005 " "Info: Processing ended: Tue Dec 13 17:36:55 2005" {  } {  } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Info: Elapsed time: 00:00:01" {  } {  } 0}  } {  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -