📄 latch24s.rpt
字号:
Project Information f:\workplace\tensie\speedreadback\latch24s.rpt
MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 05/16/2007 16:46:17
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
latch24s EPM7064SLC84-5 25 24 0 24 0 37 %
User Pins: 25 24 0
Project Information f:\workplace\tensie\speedreadback\latch24s.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'gate' chosen for auto global Clock
Project Information f:\workplace\tensie\speedreadback\latch24s.rpt
** FILE HIERARCHY **
|latch8:1|
|latch8:3|
|latch8:2|
Device-Specific Information: f:\workplace\tensie\speedreadback\latch24s.rpt
latch24s
***** Logic for device 'latch24s' compiled without errors.
Device: EPM7064SLC84-5
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
MultiVolt I/O = OFF
V
C V
C g C
d d G I G G G a G C
d 1 1 d N d d d N N N N t N q q q I q q q
0 5 4 4 D 3 2 1 T D D D e D 4 6 2 O 5 7 1
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
d23 | 12 74 | q8
VCCIO | 13 73 | q0
#TDI | 14 72 | GND
d22 | 15 71 | #TDO
d21 | 16 70 | q3
d20 | 17 69 | q9
d19 | 18 68 | q10
GND | 19 67 | q11
d18 | 20 66 | VCCIO
d17 | 21 65 | q12
d16 | 22 EPM7064SLC84-5 64 | q13
#TMS | 23 63 | q14
RESERVED | 24 62 | #TCK
d10 | 25 61 | RESERVED
VCCIO | 26 60 | RESERVED
d9 | 27 59 | GND
RESERVED | 28 58 | RESERVED
RESERVED | 29 57 | RESERVED
d8 | 30 56 | q23
d7 | 31 55 | q22
GND | 32 54 | q21
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
R R d R R V R d d G V d d q G q q q q q V
E E 6 E E C E 5 1 N C 1 1 1 N 1 1 1 1 2 C
S S S S C S 3 D C 1 2 5 D 6 7 8 9 0 C
E E E E I E I I
R R R R O R N O
V V V V V T
E E E E E
D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: f:\workplace\tensie\speedreadback\latch24s.rpt
latch24s
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 0/16( 0%) 16/16(100%) 0/16( 0%) 0/36( 0%)
B: LC17 - LC32 0/16( 0%) 8/16( 50%) 0/16( 0%) 0/36( 0%)
C: LC33 - LC48 9/16( 56%) 12/16( 75%) 0/16( 0%) 9/36( 25%)
D: LC49 - LC64 15/16( 93%) 16/16(100%) 0/16( 0%) 15/36( 41%)
Total dedicated input pins used: 1/4 ( 25%)
Total I/O pins used: 52/64 ( 81%)
Total logic cells used: 24/64 ( 37%)
Total shareable expanders used: 0/64 ( 0%)
Total Turbo logic cells used: 24/64 ( 37%)
Total shareable expanders not available (n/a): 0/64 ( 0%)
Average fan-in: 2.00
Total fan-in: 48
Total input pins required: 25
Total fast input logic cells required: 0
Total output pins required: 24
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 24
Total flipflops required: 24
Total product terms required: 24
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 0
Synthesized logic cells: 0/ 64 ( 0%)
Device-Specific Information: f:\workplace\tensie\speedreadback\latch24s.rpt
latch24s
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
11 (10) (A) INPUT 0 0 0 0 0 1 0 d0
4 (16) (A) INPUT 0 0 0 0 0 1 0 d1
5 (15) (A) INPUT 0 0 0 0 0 1 0 d2
6 (14) (A) INPUT 0 0 0 0 0 1 0 d3
8 (13) (A) INPUT 0 0 0 0 0 1 0 d4
40 (18) (B) INPUT 0 0 0 0 0 1 0 d5
35 (22) (B) INPUT 0 0 0 0 0 1 0 d6
31 (25) (B) INPUT 0 0 0 0 0 1 0 d7
30 (26) (B) INPUT 0 0 0 0 0 1 0 d8
27 (29) (B) INPUT 0 0 0 0 0 1 0 d9
25 (30) (B) INPUT 0 0 0 0 0 1 0 d10
44 (33) (C) INPUT 0 0 0 0 0 1 0 d11
45 (34) (C) INPUT 0 0 0 0 0 1 0 d12
41 (17) (B) INPUT 0 0 0 0 0 1 0 d13
9 (12) (A) INPUT 0 0 0 0 0 1 0 d14
10 (11) (A) INPUT 0 0 0 0 0 1 0 d15
22 (1) (A) INPUT 0 0 0 0 0 1 0 d16
21 (2) (A) INPUT 0 0 0 0 0 1 0 d17
20 (3) (A) INPUT 0 0 0 0 0 1 0 d18
18 (4) (A) INPUT 0 0 0 0 0 1 0 d19
17 (5) (A) INPUT 0 0 0 0 0 1 0 d20
16 (6) (A) INPUT 0 0 0 0 0 1 0 d21
15 (7) (A) INPUT 0 0 0 0 0 1 0 d22
12 (9) (A) INPUT 0 0 0 0 0 1 0 d23
83 - - INPUT G 0 0 0 0 0 0 0 gate
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: f:\workplace\tensie\speedreadback\latch24s.rpt
latch24s
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
73 57 D FF + t 0 0 0 1 0 0 0 q0 (|latch8:1|:1)
75 59 D FF + t 0 0 0 1 0 0 0 q1 (|latch8:1|:6)
79 62 D FF + t 0 0 0 1 0 0 0 q2 (|latch8:1|:9)
70 55 D FF + t 0 0 0 1 0 0 0 q3 (|latch8:1|:12)
81 64 D FF + t 0 0 0 1 0 0 0 q4 (|latch8:1|:15)
77 61 D FF + t 0 0 0 1 0 0 0 q5 (|latch8:1|:18)
80 63 D FF + t 0 0 0 1 0 0 0 q6 (|latch8:1|:21)
76 60 D FF + t 0 0 0 1 0 0 0 q7 (|latch8:1|:24)
74 58 D FF + t 0 0 0 1 0 0 0 q8 (|latch8:2|:1)
69 54 D FF + t 0 0 0 1 0 0 0 q9 (|latch8:2|:6)
68 53 D FF + t 0 0 0 1 0 0 0 q10 (|latch8:2|:9)
67 52 D FF + t 0 0 0 1 0 0 0 q11 (|latch8:2|:12)
65 51 D FF + t 0 0 0 1 0 0 0 q12 (|latch8:2|:15)
64 50 D FF + t 0 0 0 1 0 0 0 q13 (|latch8:2|:18)
63 49 D FF + t 0 0 0 1 0 0 0 q14 (|latch8:2|:21)
46 35 C FF + t 0 0 0 1 0 0 0 q15 (|latch8:2|:24)
48 36 C FF + t 0 0 0 1 0 0 0 q16 (|latch8:3|:1)
49 37 C FF + t 0 0 0 1 0 0 0 q17 (|latch8:3|:6)
50 38 C FF + t 0 0 0 1 0 0 0 q18 (|latch8:3|:9)
51 39 C FF + t 0 0 0 1 0 0 0 q19 (|latch8:3|:12)
52 40 C FF + t 0 0 0 1 0 0 0 q20 (|latch8:3|:15)
54 41 C FF + t 0 0 0 1 0 0 0 q21 (|latch8:3|:18)
55 42 C FF + t 0 0 0 1 0 0 0 q22 (|latch8:3|:21)
56 43 C FF + t 0 0 0 1 0 0 0 q23 (|latch8:3|:24)
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: f:\workplace\tensie\speedreadback\latch24s.rpt
latch24s
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'C':
Logic cells placed in LAB 'C'
+----------------- LC35 q15
| +--------------- LC36 q16
| | +------------- LC37 q17
| | | +----------- LC38 q18
| | | | +--------- LC39 q19
| | | | | +------- LC40 q20
| | | | | | +----- LC41 q21
| | | | | | | +--- LC42 q22
| | | | | | | | +- LC43 q23
| | | | | | | | |
| | | | | | | | | Other LABs fed by signals
| | | | | | | | | that feed LAB 'C'
LC | | | | | | | | | | A B C D | Logic cells that feed LAB 'C':
Pin
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -