📄 3to1bits.rpt
字号:
Project Information i:\workcpld\tensie\speed\3to1bits.rpt
MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 03/28/2007 13:18:39
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
3to1bits EPM7064SLC84-5 27 8 0 9 0 14 %
User Pins: 27 8 0
Device-Specific Information: i:\workcpld\tensie\speed\3to1bits.rpt
3to1bits
***** Logic for device '3to1bits' compiled without errors.
Device: EPM7064SLC84-5
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
MultiVolt I/O = OFF
R R R R R R
E E E E E E
V S S S S S S
C E E E V E E E
C R R R C R R R
D D D D G D D D I G G G G G V V V C V V V
C C C B N A A A N N N N N N E E E I E E E
2 1 0 7 D 1 2 3 T D D D D D D D D O D D D
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
DC3 | 12 74 | D2
VCCIO | 13 73 | D4
#TDI | 14 72 | GND
DC4 | 15 71 | #TDO
DC5 | 16 70 | D1
DC6 | 17 69 | D5
DC7 | 18 68 | D3
GND | 19 67 | D0
RD3 | 20 66 | VCCIO
RD2 | 21 65 | D7
RD1 | 22 EPM7064SLC84-5 64 | D6
#TMS | 23 63 | RESERVED
RESERVED | 24 62 | #TCK
DB2 | 25 61 | RESERVED
VCCIO | 26 60 | RESERVED
DA7 | 27 59 | GND
RESERVED | 28 58 | RESERVED
RESERVED | 29 57 | RESERVED
DA0 | 30 56 | RESERVED
DA6 | 31 55 | RESERVED
GND | 32 54 | RESERVED
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
R R D D D V D D D G V D D R G R R R R R V
E E A B B C B A B N C B B E N E E E E E C
S S 5 1 0 C 3 4 4 D C 6 5 S D S S S S S C
E E I I E E E E E E I
R R O N R R R R R R O
V V T V V V V V V
E E E E E E E E
D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: i:\workcpld\tensie\speed\3to1bits.rpt
3to1bits
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 0/16( 0%) 16/16(100%) 0/16( 0%) 0/36( 0%)
B: LC17 - LC32 0/16( 0%) 11/16( 68%) 0/16( 0%) 0/36( 0%)
C: LC33 - LC48 0/16( 0%) 3/16( 18%) 0/16( 0%) 0/36( 0%)
D: LC49 - LC64 9/16( 56%) 9/16( 56%) 0/16( 0%) 27/36( 75%)
Total dedicated input pins used: 0/4 ( 0%)
Total I/O pins used: 39/64 ( 60%)
Total logic cells used: 9/64 ( 14%)
Total shareable expanders used: 0/64 ( 0%)
Total Turbo logic cells used: 9/64 ( 14%)
Total shareable expanders not available (n/a): 0/64 ( 0%)
Average fan-in: 6.55
Total fan-in: 59
Total input pins required: 27
Total fast input logic cells required: 0
Total output pins required: 8
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 9
Total flipflops required: 0
Total product terms required: 25
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 0
Synthesized logic cells: 1/ 64 ( 1%)
Device-Specific Information: i:\workcpld\tensie\speed\3to1bits.rpt
3to1bits
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
30 (26) (B) INPUT 0 0 0 0 0 1 0 DA0
6 (14) (A) INPUT 0 0 0 0 0 1 0 DA1
5 (15) (A) INPUT 0 0 0 0 0 1 0 DA2
4 (16) (A) INPUT 0 0 0 0 0 1 0 DA3
40 (18) (B) INPUT 0 0 0 0 0 1 0 DA4
35 (22) (B) INPUT 0 0 0 0 0 1 0 DA5
31 (25) (B) INPUT 0 0 0 0 0 1 0 DA6
27 (29) (B) INPUT 0 0 0 0 0 1 0 DA7
37 (20) (B) INPUT 0 0 0 0 0 1 0 DB0
36 (21) (B) INPUT 0 0 0 0 0 1 0 DB1
25 (30) (B) INPUT 0 0 0 0 0 1 0 DB2
39 (19) (B) INPUT 0 0 0 0 0 1 0 DB3
41 (17) (B) INPUT 0 0 0 0 0 1 0 DB4
45 (34) (C) INPUT 0 0 0 0 0 1 0 DB5
44 (33) (C) INPUT 0 0 0 0 0 1 0 DB6
8 (13) (A) INPUT 0 0 0 0 0 1 0 DB7
9 (12) (A) INPUT 0 0 0 0 0 1 0 DC0
10 (11) (A) INPUT 0 0 0 0 0 1 0 DC1
11 (10) (A) INPUT 0 0 0 0 0 1 0 DC2
12 (9) (A) INPUT 0 0 0 0 0 1 0 DC3
15 (7) (A) INPUT 0 0 0 0 0 1 0 DC4
16 (6) (A) INPUT 0 0 0 0 0 1 0 DC5
17 (5) (A) INPUT 0 0 0 0 0 1 0 DC6
18 (4) (A) INPUT 0 0 0 0 0 1 0 DC7
22 (1) (A) INPUT 0 0 0 0 0 8 1 RD1
21 (2) (A) INPUT 0 0 0 0 0 8 1 RD2
20 (3) (A) INPUT 0 0 0 0 0 8 1 RD3
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: i:\workcpld\tensie\speed\3to1bits.rpt
3to1bits
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
67 52 D TRI t 0 0 0 6 0 0 0 D0
70 55 D TRI t 0 0 0 6 0 0 0 D1
74 58 D TRI t 0 0 0 6 0 0 0 D2
68 53 D TRI t 0 0 0 6 0 0 0 D3
73 57 D TRI t 0 0 0 6 0 0 0 D4
69 54 D TRI t 0 0 0 6 0 0 0 D5
64 50 D TRI t 0 0 0 6 0 0 0 D6
65 51 D TRI t 0 0 0 6 0 0 0 D7
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: i:\workcpld\tensie\speed\3to1bits.rpt
3to1bits
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
(63) 49 D SOFT s t 0 0 0 3 0 0 0 D0~1
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: i:\workcpld\tensie\speed\3to1bits.rpt
3to1bits
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -