📄 dingwei2.rpt
字号:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: i:\workcpld\tensie\speed\dingwei2.rpt
dingwei2
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
128 181 L OUTPUT t 0 0 0 0 2 0 0 Q2
127 179 L OUTPUT t 0 0 0 0 2 0 0 test1
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: i:\workcpld\tensie\speed\dingwei2.rpt
dingwei2
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
- 178 L TFFE + t 0 0 0 0 0 2 0 :49
(125) 177 L TFFE + t 0 0 0 0 0 2 0 :52
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: i:\workcpld\tensie\speed\dingwei2.rpt
dingwei2
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'L':
Logic cells placed in LAB 'L'
+------- LC181 Q2
| +----- LC179 test1
| | +--- LC178 :49
| | | +- LC177 :52
| | | |
| | | | Other LABs fed by signals
| | | | that feed LAB 'L'
LC | | | | | A B C D E F G H I J K L | Logic cells that feed LAB 'L':
LC178-> * * * - | - - - - - - - - - - - * | <-- :49
LC177-> * * - * | - - - - - - - - - - - * | <-- :52
Pin
139 -> - - - - | - - - - - - - - - - - - | <-- S2N
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
Device-Specific Information: i:\workcpld\tensie\speed\dingwei2.rpt
dingwei2
** EQUATIONS **
S2N : INPUT;
-- Node name is 'Q2'
-- Equation name is 'Q2', location is LC181, type is output.
Q2 = LCELL( _EQ001 $ GND);
_EQ001 = !_LC177 & _LC178;
-- Node name is 'test1'
-- Equation name is 'test1', location is LC179, type is output.
test1 = LCELL( _EQ002 $ GND);
_EQ002 = _LC177 & !_LC178;
-- Node name is ':49'
-- Equation name is '_LC178', type is buried
_LC178 = TFFE( VCC, GLOBAL( S2N), VCC, VCC, VCC);
-- Node name is ':52'
-- Equation name is '_LC177', type is buried
_LC177 = TFFE( VCC, GLOBAL(!S2N), VCC, VCC, VCC);
-- Shareable expanders that are duplicated in multiple LABs:
-- (none)
Project Information i:\workcpld\tensie\speed\dingwei2.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Standard
Default Synthesis Style = FAST
Logic option settings in 'FAST' style for 'MAX7000S' family
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
PARALLEL_EXPANDERS = on
REDUCE_LOGIC = on
REFACTORIZATION = off
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SOFT_BUFFER_INSERTION = on
SUBFACTOR_EXTRACTION = off
TURBO_BIT = on
XOR_SYNTHESIS = on
IGNORE_SOFT_BUFFERS = off
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
One-Hot State Machine Encoding = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:01
Timing SNF Extractor 00:00:00
Assembler 00:00:03
-------------------------- --------
Total Time 00:00:04
Memory Allocated
-----------------
Peak memory allocated during compilation = 10,615K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -