📄 testbackup.acf
字号:
--
-- Copyright (C) 1988-2001 Altera Corporation
-- Any megafunction design, and related net list (encrypted or decrypted),
-- support information, device programming or simulation file, and any other
-- associated documentation or information provided by Altera or a partner
-- under Altera's Megafunction Partnership Program may be used only to
-- program PLD devices (but not masked PLD devices) from Altera. Any other
-- use of such megafunction design, net list, support information, device
-- programming or simulation file, or any other related documentation or
-- information is prohibited for any other purpose, including, but not
-- limited to modification, reverse engineering, de-compiling, or use with
-- any other silicon devices, unless such use is explicitly licensed under
-- a separate agreement with Altera or a megafunction partner. Title to
-- the intellectual property, including patents, copyrights, trademarks,
-- trade secrets, or maskworks, embodied in any such megafunction design,
-- net list, support information, device programming or simulation file, or
-- any other related documentation or information provided by Altera or a
-- megafunction partner, remains with Altera, the megafunction partner, or
-- their respective licensors. No other licenses, including any licenses
-- needed under any third party's intellectual property, are provided herein.
--
CHIP testbackup
BEGIN
|test1 : OUTPUT_PIN = 74;
|FRE-BACK : INPUT_PIN = 77;
|SBHE : INPUT_PIN = 10;
|CC : OUTPUT_PIN = 74;
|test : OUTPUT_PIN = 76;
|SPEEDIN : INPUT_PIN = 77;
|PB7A : OUTPUT_PIN = 64;
|PB5A : OUTPUT_PIN = 65;
|CLK60M : INPUT_PIN = 4;
|D15 : INPUT_PIN = 12;
|D14 : INPUT_PIN = 15;
|D13 : INPUT_PIN = 16;
|D12 : INPUT_PIN = 17;
|D11 : INPUT_PIN = 18;
|D10 : INPUT_PIN = 20;
|D9 : INPUT_PIN = 21;
|D8 : INPUT_PIN = 22;
|GCLK1 : INPUT_PIN = 2;
|RESET : INPUT_PIN = 1;
|/IOCS16 : OUTPUT_PIN = 11;
|D4 : BIDIR_PIN = 69;
|D3 : BIDIR_PIN = 68;
|D2 : BIDIR_PIN = 60;
|D1 : BIDIR_PIN = 61;
|D0 : BIDIR_PIN = 67;
DEVICE = EPM7160SLC84-10;
|CK0 : OUTPUT_PIN = 75;
|GCLK : INPUT_PIN = 83;
|D7 : BIDIR_PIN = 54;
|D6 : BIDIR_PIN = 55;
|D5 : BIDIR_PIN = 56;
|WR/ : INPUT_PIN = 52;
|RD/ : INPUT_PIN = 51;
|AEN : INPUT_PIN = 50;
|A19 : INPUT_PIN = 49;
|A18 : INPUT_PIN = 48;
|A17 : INPUT_PIN = 8;
|A16 : INPUT_PIN = 45;
|A15 : INPUT_PIN = 44;
|A14 : INPUT_PIN = 41;
|A13 : INPUT_PIN = 40;
|A12 : INPUT_PIN = 9;
|A11 : INPUT_PIN = 37;
|A10 : INPUT_PIN = 36;
|A9 : INPUT_PIN = 35;
|A8 : INPUT_PIN = 34;
|A7 : INPUT_PIN = 33;
|A6 : INPUT_PIN = 31;
|A5 : INPUT_PIN = 30;
|A4 : INPUT_PIN = 29;
|A3 : INPUT_PIN = 28;
|A2 : INPUT_PIN = 27;
|A1 : INPUT_PIN = 25;
|A0 : INPUT_PIN = 24;
END;
DEFAULT_DEVICES
BEGIN
AUTO_DEVICE = EPM7256SQC208-7;
AUTO_DEVICE = EPM7256SRC208-7;
AUTO_DEVICE = EPM7192SQC160-7;
AUTO_DEVICE = EPM7160SQC160-6;
AUTO_DEVICE = EPM7160STC100-6;
AUTO_DEVICE = EPM7160SLC84-6;
AUTO_DEVICE = EPM7128SQC160-6;
AUTO_DEVICE = EPM7128STC100-6;
AUTO_DEVICE = EPM7128SQC100-6;
AUTO_DEVICE = EPM7128SLC84-6;
AUTO_DEVICE = EPM7064STC100-5;
AUTO_DEVICE = EPM7064SLC84-5;
AUTO_DEVICE = EPM7064STC44-5;
AUTO_DEVICE = EPM7064SLC44-5;
AUTO_DEVICE = EPM7032STC44-5;
AUTO_DEVICE = EPM7032SLC44-5;
ASK_BEFORE_ADDING_EXTRA_DEVICES = ON;
END;
TIMING_POINT
BEGIN
DEVICE_FOR_TIMING_SYNTHESIS = EPM7160SLC84-10;
CUT_ALL_BIDIR = ON;
CUT_ALL_CLEAR_PRESET = ON;
MAINTAIN_STABLE_SYNTHESIS = OFF;
END;
IGNORED_ASSIGNMENTS
BEGIN
IGNORE_CLIQUE_ASSIGNMENTS = OFF;
IGNORE_LOGIC_OPTION_ASSIGNMENTS = OFF;
IGNORE_TIMING_ASSIGNMENTS = OFF;
IGNORE_CHIP_ASSIGNMENTS = OFF;
IGNORE_PIN_ASSIGNMENTS = OFF;
IGNORE_LC_ASSIGNMENTS = OFF;
IGNORE_DEVICE_ASSIGNMENTS = OFF;
IGNORE_LOCAL_ROUTING_ASSIGNMENTS = OFF;
DEMOTE_SPECIFIC_LCELL_ASSIGNMENTS_TO_LAB_ASSIGNMENTS = OFF;
FIT_IGNORE_TIMING = ON;
END;
LOGIC_OPTIONS
BEGIN
|CK0 : ENABLE_PULLUP_RESISTOR = ON;
|CK0 : SLOW_SLEW_RATE = ON;
|FRE-BACK : ENABLE_PULLUP_RESISTOR = ON;
|FRE-BACK : SLOW_SLEW_RATE = ON;
|SBHE : ENABLE_PULLUP_RESISTOR = ON;
|D15 : ENABLE_PULLUP_RESISTOR = ON;
|D14 : ENABLE_PULLUP_RESISTOR = ON;
|D13 : ENABLE_PULLUP_RESISTOR = ON;
|D12 : ENABLE_PULLUP_RESISTOR = ON;
|D11 : ENABLE_PULLUP_RESISTOR = ON;
|D10 : ENABLE_PULLUP_RESISTOR = ON;
|D9 : ENABLE_PULLUP_RESISTOR = ON;
|D8 : ENABLE_PULLUP_RESISTOR = ON;
|RESET : ENABLE_PULLUP_RESISTOR = ON;
|CLK60M : ENABLE_PULLUP_RESISTOR = ON;
|CLK60M : SLOW_SLEW_RATE = ON;
|WR/ : ENABLE_PULLUP_RESISTOR = ON;
|RD/ : ENABLE_PULLUP_RESISTOR = ON;
|AEN : ENABLE_PULLUP_RESISTOR = ON;
|A19 : ENABLE_PULLUP_RESISTOR = ON;
|A18 : ENABLE_PULLUP_RESISTOR = ON;
|A17 : ENABLE_PULLUP_RESISTOR = ON;
|A16 : ENABLE_PULLUP_RESISTOR = ON;
|A15 : ENABLE_PULLUP_RESISTOR = ON;
|A14 : ENABLE_PULLUP_RESISTOR = ON;
|A13 : ENABLE_PULLUP_RESISTOR = ON;
|A12 : ENABLE_PULLUP_RESISTOR = ON;
|A11 : ENABLE_PULLUP_RESISTOR = ON;
|A10 : ENABLE_PULLUP_RESISTOR = ON;
|A9 : ENABLE_PULLUP_RESISTOR = ON;
|A8 : ENABLE_PULLUP_RESISTOR = ON;
|A7 : ENABLE_PULLUP_RESISTOR = ON;
|A6 : ENABLE_PULLUP_RESISTOR = ON;
|A5 : ENABLE_PULLUP_RESISTOR = ON;
|A4 : ENABLE_PULLUP_RESISTOR = ON;
|A3 : ENABLE_PULLUP_RESISTOR = ON;
|A2 : ENABLE_PULLUP_RESISTOR = ON;
|A1 : ENABLE_PULLUP_RESISTOR = ON;
|A0 : ENABLE_PULLUP_RESISTOR = ON;
|GCLK1 : ENABLE_PULLUP_RESISTOR = ON;
|GCLK1 : TURBO_BIT = ON;
|GCLK1 : SLOW_SLEW_RATE = ON;
"|count24:831" : TURBO_BIT = ON;
|SPEEDIN : TURBO_BIT = ON;
|SPEEDIN : ENABLE_PULLUP_RESISTOR = ON;
|PB5A : POWER_UP_HIGH = ON;
|PB7A : POWER_UP_HIGH = ON;
|CLK60M : TURBO_BIT = ON;
"|:785" : IO_STANDARD = 1.8V;
"|:786" : IO_STANDARD = 1.8V;
"|count-16t:747" : IO_STANDARD = 1.8V;
"|:785" : TURBO_BIT = ON;
"|:786" : TURBO_BIT = ON;
"|:786" : SLOW_SLEW_RATE = OFF;
|TEST : SLOW_SLEW_RATE = OFF;
"|:744" : TURBO_BIT = ON;
"|:744" : SLOW_SLEW_RATE = OFF;
"|:756" : TURBO_BIT = ON;
"|:756" : SLOW_SLEW_RATE = OFF;
"|:752" : TURBO_BIT = ON;
"|:752" : SLOW_SLEW_RATE = OFF;
"|count-16t:747" : ENABLE_PULLUP_RESISTOR = OFF;
"|count-16t:747" : INCREASE_INPUT_DELAY = OFF;
"|count-16t:747" : IGNORE_SOFT_BUFFERS = ON;
|CK0 : TURBO_BIT = ON;
"|:269" : IO_STANDARD = LVTTL;
"|:269" : TURBO_BIT = ON;
"|:269" : SLOW_SLEW_RATE = OFF;
"|:268" : IO_STANDARD = LVTTL;
"|:268" : FAST_IO = ON;
"|:268" : TURBO_BIT = ON;
"|:268" : SLOW_SLEW_RATE = OFF;
"|count-16t:747" : INSERT_ADDITIONAL_LOGIC_CELL = OFF;
|GCLK : IO_STANDARD = LVTTL;
"|count-16t:747" : TURBO_BIT = ON;
"|count-16t:747" : SLOW_SLEW_RATE = OFF;
|GCLK : SLOW_SLEW_RATE = OFF;
|GCLK : FAST_IO = ON;
|GCLK : TURBO_BIT = ON;
|GCLK : XOR_SYNTHESIS = ON;
|GCLK : ENABLE_PULLUP_RESISTOR = ON;
|D7 : ENABLE_PULLUP_RESISTOR = ON;
|D6 : ENABLE_PULLUP_RESISTOR = ON;
|D5 : ENABLE_PULLUP_RESISTOR = ON;
|D4 : ENABLE_PULLUP_RESISTOR = ON;
|D3 : ENABLE_PULLUP_RESISTOR = ON;
|D2 : ENABLE_PULLUP_RESISTOR = ON;
|D1 : ENABLE_PULLUP_RESISTOR = ON;
|D0 : ENABLE_PULLUP_RESISTOR = ON;
END;
GLOBAL_PROJECT_DEVICE_OPTIONS
BEGIN
RESERVED_LCELLS_PERCENT = 0;
RESERVED_PINS_PERCENT = 0;
SECURITY_BIT = OFF;
USER_CLOCK = OFF;
AUTO_RESTART = OFF;
RELEASE_CLEARS = OFF;
ENABLE_DCLK_OUTPUT = OFF;
DISABLE_TIME_OUT = OFF;
CONFIG_SCHEME = ACTIVE_SERIAL;
FLEX8000_ENABLE_JTAG = OFF;
DATA0 = RESERVED_TRI_STATED;
DATA1_TO_DATA7 = UNRESERVED;
nWS_nRS_nCS_CS = UNRESERVED;
RDYnBUSY = UNRESERVED;
RDCLK = UNRESERVED;
SDOUT = RESERVED_DRIVES_OUT;
ADD0_TO_ADD12 = UNRESERVED;
ADD13 = UNRESERVED;
ADD14 = UNRESERVED;
ADD15 = UNRESERVED;
ADD16 = UNRESERVED;
ADD17 = UNRESERVED;
CLKUSR = UNRESERVED;
nCEO = UNRESERVED;
ENABLE_CHIP_WIDE_RESET = OFF;
ENABLE_CHIP_WIDE_OE = OFF;
ENABLE_INIT_DONE_OUTPUT = OFF;
FLEX10K_JTAG_USER_CODE = 7F;
CONFIG_SCHEME_10K = PASSIVE_SERIAL;
MAX7000S_USER_CODE = FFFF;
FLEX10K_ENABLE_LOCK_OUTPUT = OFF;
MAX7000S_ENABLE_JTAG = ON;
CONFIG_SCHEME_FLEX_6000 = PASSIVE_SERIAL;
FLEX6000_ENABLE_JTAG = OFF;
FLEX10K_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
FLEX10KA_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = ON;
FLEX6000_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF;
MAX7000AE_USER_CODE = FFFFFFFF;
MAX7000AE_ENABLE_JTAG = ON;
FLEX_CONFIGURATION_EPROM = AUTO;
CONFIG_EPROM_USER_CODE = FFFFFFFF;
CONFIG_EPROM_PULLUP_RESISTOR = ON;
MAX7000B_VCCIO_IOBANK1 = 3.3V;
MAX7000B_VCCIO_IOBANK2 = 3.3V;
MAX7000B_ENABLE_VREFA = OFF;
MAX7000B_ENABLE_VREFB = OFF;
MULTIVOLT_IO = ON;
END;
GLOBAL_PROJECT_SYNTHESIS_ASSIGNMENT_OPTIONS
BEGIN
AUTO_GLOBAL_OE = OFF;
AUTO_GLOBAL_PRESET = OFF;
AUTO_GLOBAL_CLEAR = OFF;
AUTO_GLOBAL_CLOCK = OFF;
AUTO_REGISTER_PACKING = OFF;
DEVICE_FAMILY = MAX7000S;
OPTIMIZE_FOR_SPEED = 5;
ONE_HOT_STATE_MACHINE_ENCODING = OFF;
AUTO_IMPLEMENT_IN_EAB = OFF;
STYLE = FAST;
MULTI_LEVEL_SYNTHESIS_MAX5000_7000 = ON;
AUTO_OPEN_DRAIN_PINS = ON;
AUTO_FAST_IO = ON;
MULTI_LEVEL_SYNTHESIS_MAX9000 = OFF;
END;
COMPILER_PROCESSING_CONFIGURATION
BEGIN
FITTER_SETTINGS = NORMAL;
TIMING_SNF_EXTRACTOR = OFF;
USE_QUARTUS_FITTER = OFF;
DESIGN_DOCTOR = OFF;
DESIGN_DOCTOR_RULES = EPLD;
FUNCTIONAL_SNF_EXTRACTOR = OFF;
OPTIMIZE_TIMING_SNF = OFF;
LINKED_SNF_EXTRACTOR = OFF;
RPT_FILE_EQUATIONS = ON;
RPT_FILE_HIERARCHY = ON;
RPT_FILE_LCELL_INTERCONNECT = ON;
RPT_FILE_USER_ASSIGNMENTS = ON;
GENERATE_AHDL_TDO_FILE = OFF;
SMART_RECOMPILE = OFF;
PRESERVE_ALL_NODE_NAME_SYNONYMS = OFF;
END;
COMPILER_INTERFACES_CONFIGURATION
BEGIN
EDIF_NETLIST_WRITER = OFF;
EDIF_OUTPUT_VERSION = 200;
XNF_EMULATE_TRI_STATE_BUSES = INTERNAL_LOGIC;
XNF_TRANSLATE_INTERNAL_NODE_NAMES = ON;
XNF_GENERATE_AHDL_TDX_FILE = ON;
VERILOG_NETLIST_WRITER = OFF;
VHDL_NETLIST_WRITER = OFF;
USE_SYNOPSYS_SYNTHESIS = OFF;
SYNOPSYS_COMPILER = DESIGN;
SYNOPSYS_DESIGNWARE = OFF;
SYNOPSYS_HIERARCHICAL_COMPILATION = ON;
SYNOPSYS_BOUNDARY_OPTIMIZATION = OFF;
SYNOPSYS_MAPPING_EFFORT = MEDIUM;
VHDL_READER_VERSION = VHDL93;
VHDL_WRITER_VERSION = VHDL93;
VERILOG_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
VERILOG_TRUNCATE_HIERARCHY_PATH = OFF;
VHDL_TRUNCATE_HIERARCHY_PATH = OFF;
EDIF_TRUNCATE_HIERARCHY_PATH = OFF;
VERILOG_FLATTEN_BUS = OFF;
VHDL_FLATTEN_BUS = OFF;
VERILOG_OUTPUT_DELAY_CONSTRUCTS = VO_FILE;
VHDL_OUTPUT_DELAY_CONSTRUCTS = VHO_FILE;
VHDL_GENERATE_CONFIGURATION_DECLARATION = OFF;
EDIF_INPUT_LMF1 = *.lmf;
EDIF_INPUT_LMF2 = *.lmf;
EDIF_OUTPUT_EDC_FILE = *.edc;
EDIF_INPUT_VCC = VCC;
EDIF_INPUT_GND = GND;
EDIF_OUTPUT_VCC = VCC;
EDIF_OUTPUT_GND = GND;
EDIF_INPUT_USE_LMF1 = OFF;
EDIF_INPUT_USE_LMF2 = OFF;
EDIF_OUTPUT_USE_EDC = OFF;
EDIF_OUTPUT_DELAY_CONSTRUCTS = EDO_FILE;
EDIF_OUTPUT_MAP_ILLEGAL_CHAR = OFF;
EDIF_OUTPUT_INCLUDE_SPECIAL_PRIM = OFF;
EDIF_OUTPUT_FORCE_0NS_DELAYS = OFF;
EDIF_FLATTEN_BUS = OFF;
EDIF_BUS_DELIMITERS = [];
EDIF_INPUT_SHOW_LMF_MAPPING_MESSAGES = OFF;
NETLIST_OUTPUT_TIME_SCALE = 0.1ns;
END;
CUSTOM_DESIGN_DOCTOR_RULES
BEGIN
RIPPLE_CLOCKS = ON;
GATED_CLOCKS = ON;
MULTI_LEVEL_CLOCKS = ON;
MULTI_CLOCK_NETWORKS = ON;
STATIC_HAZARDS_BEFORE_SYNTHESIS = ON;
STATIC_HAZARDS_AFTER_SYNTHESIS = OFF;
PRESET_CLEAR_NETWORKS = ON;
ASYNCHRONOUS_INPUTS = ON;
DELAY_CHAINS = ON;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -