📄 finish.rpt
字号:
Project Information e:\xyq\maxplus\sy4\finish.rpt
MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 04/19/2008 21:34:09
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
finish EPF10K20TC144-3 17 14 8 0 0 % 140 12 %
User Pins: 17 14 8
Project Information e:\xyq\maxplus\sy4\finish.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
finish@82 ALU_BUS
finish@95 cir
finish@79 cir_181
finish@122 clk
finish@73 CN
finish@21 CN4
finish@128 cp_t
finish@31 D0
finish@32 D1
finish@33 D2
finish@36 D3
finish@37 D4
finish@38 D5
finish@39 D6
finish@41 D7
finish@92 en
finish@78 en_181
finish@8 GW
finish@88 LDDR1
finish@89 LDDR2
finish@86 LDR4
finish@87 LDR5
finish@72 M
finish@80 R4_BUS
finish@81 R5_BUS
finish@125 scan_clk
finish@51 seg_a
finish@49 seg_b
finish@48 seg_c
finish@47 seg_d
finish@46 seg_e
finish@44 seg-f
finish@43 seg_g
finish@102 SW
finish@83 SW_BUS
finish@9 s0
finish@10 s1
finish@12 s2
finish@13 s3
Project Information e:\xyq\maxplus\sy4\finish.rpt
** FILE HIERARCHY **
|74244:48|
|74244:49|
|74181:46|
|74181:47|
|74273:44|
|74273:45|
|74374:42|
|74374:43|
|cdu16:50|
|cdu16:50|74163:8|
|cdu16:50|74163:8|f74163:sub|
|cdu16:56|
|cdu16:56|74163:8|
|cdu16:56|74163:8|f74163:sub|
|cdu16:54|
|cdu16:54|74163:8|
|cdu16:54|74163:8|f74163:sub|
|saomiao:78|
|saomiao:78|74157:1|
|bcd_7seg:81|
Device-Specific Information: e:\xyq\maxplus\sy4\finish.rpt
finish
***** Logic for device 'finish' compiled without errors.
Device: EPF10K20TC144-3
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
MultiVolt I/O = OFF
R R R R R R R R R R R R R s R R R R R R R R R R R R
E E E E E E E E E E E E E c E E E E E E E E E E E E
S S S S S S S S S S S S S G G a G V S S S S S S S S S S S S
E E E E E G E E E E V E E E E G N N n N C E E E E E E V E E E E E E
R R R R R N R R R R C R R R R N c D D _ D C R R R R R R C R R R R R R
V V V V V D V V V V C V V V V D p I I c I I c V V V V V V C V V V V V V
E E E E E I E E E E I E E E E I _ N N l N N l E E E E E E I E E E E E E
D D D D D O D D D D O D D D D O t T T k T T k D D D D D D O D D D D D D
--------------------------------------------------------------------------_
/ 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110 |_
/ 143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109 |
#TCK | 1 108 | ^DATA0
^CONF_DONE | 2 107 | ^DCLK
^nCEO | 3 106 | ^nCE
#TDO | 4 105 | #TDI
VCCIO | 5 104 | GNDIO
VCCINT | 6 103 | GNDINT
RESERVED | 7 102 | SW
GW | 8 101 | RESERVED
s0 | 9 100 | RESERVED
s1 | 10 99 | RESERVED
RESERVED | 11 98 | RESERVED
s2 | 12 97 | RESERVED
s3 | 13 96 | RESERVED
RESERVED | 14 95 | cir
GNDIO | 15 94 | VCCIO
GNDINT | 16 93 | VCCINT
RESERVED | 17 92 | en
RESERVED | 18 91 | RESERVED
RESERVED | 19 EPF10K20TC144-3 90 | RESERVED
RESERVED | 20 89 | LDDR2
CN4 | 21 88 | LDDR1
RESERVED | 22 87 | LDR5
RESERVED | 23 86 | LDR4
VCCIO | 24 85 | GNDIO
VCCINT | 25 84 | GNDINT
RESERVED | 26 83 | SW_BUS
RESERVED | 27 82 | ALU_BUS
RESERVED | 28 81 | R5_BUS
RESERVED | 29 80 | R4_BUS
RESERVED | 30 79 | cir_181
D0 | 31 78 | en_181
D1 | 32 77 | ^MSEL0
D2 | 33 76 | ^MSEL1
#TMS | 34 75 | VCCINT
^nSTATUS | 35 74 | ^nCONFIG
D3 | 36 73 | CN
| 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 _|
\ 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 |
\---------------------------------------------------------------------------
D D D G D R s s V s s s s G s V V G G G G G R R V R R R R G R R R R V M
4 5 6 N 7 E e e C e e e e N e C C N N N N N E E C E E E E N E E E E C
D S g g C g g g g D g C C D D D D D S S C S S S S D S S S S C
I E _ - I _ _ _ _ I _ I I I I I I I E E I E E E E I E E E E I
O R g f O e d c b O a N N N N N N N R R O R R R R O R R R R O
V T T T T T T T V V V V V V V V V V
E E E E E E E E E E E
D D D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: e:\xyq\maxplus\sy4\finish.rpt
finish
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
B13 8/ 8(100%) 2/ 8( 25%) 4/ 8( 50%) 0/2 0/2 5/22( 22%)
B15 1/ 8( 12%) 1/ 8( 12%) 0/ 8( 0%) 0/2 0/2 3/22( 13%)
B16 8/ 8(100%) 1/ 8( 12%) 1/ 8( 12%) 0/2 0/2 10/22( 45%)
B18 7/ 8( 87%) 3/ 8( 37%) 3/ 8( 37%) 0/2 0/2 4/22( 18%)
F2 2/ 8( 25%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 4/22( 18%)
F3 8/ 8(100%) 1/ 8( 12%) 5/ 8( 62%) 1/2 0/2 5/22( 22%)
F4 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 2/22( 9%)
F5 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 2/22( 9%)
F8 8/ 8(100%) 3/ 8( 37%) 1/ 8( 12%) 2/2 0/2 11/22( 50%)
F11 8/ 8(100%) 2/ 8( 25%) 4/ 8( 50%) 1/2 0/2 9/22( 40%)
F13 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 2/22( 9%)
F14 8/ 8(100%) 0/ 8( 0%) 8/ 8(100%) 2/2 0/2 7/22( 31%)
F15 8/ 8(100%) 0/ 8( 0%) 3/ 8( 37%) 2/2 0/2 13/22( 59%)
F16 8/ 8(100%) 0/ 8( 0%) 6/ 8( 75%) 2/2 0/2 10/22( 45%)
F17 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 2/2 0/2 15/22( 68%)
F18 8/ 8(100%) 4/ 8( 50%) 7/ 8( 87%) 1/2 0/2 7/22( 31%)
F19 8/ 8(100%) 2/ 8( 25%) 0/ 8( 0%) 1/2 0/2 17/22( 77%)
F20 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 2/2 0/2 8/22( 36%)
F21 8/ 8(100%) 1/ 8( 12%) 1/ 8( 12%) 2/2 0/2 14/22( 63%)
F22 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 2/2 0/2 16/22( 72%)
F23 8/ 8(100%) 1/ 8( 12%) 1/ 8( 12%) 2/2 0/2 16/22( 72%)
F24 7/ 8( 87%) 1/ 8( 12%) 1/ 8( 12%) 2/2 0/2 12/22( 54%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 1/6 ( 16%)
Total I/O pins used: 38/96 ( 39%)
Total logic cells used: 140/1152 ( 12%)
Total embedded cells used: 0/48 ( 0%)
Total EABs used: 0/6 ( 0%)
Average fan-in: 2.94/4 ( 73%)
Total fan-in: 412/4608 ( 8%)
Total input pins required: 17
Total input I/O cell registers required: 0
Total output pins required: 14
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 8
Total reserved pins required 0
Total logic cells required: 140
Total flipflops required: 44
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 26/1152 ( 2%)
Logic Cell and Embedded Cell Counts
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -