📄 out_mux.rpt
字号:
Project Information e:\max2work\运算器\out_mux.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/08/2007 10:18:11
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
OUT_MUX
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
out_mux EPF10K30ETC144-1 36 16 0 0 0 % 17 0 %
User Pins: 36 16 0
Device-Specific Information: e:\max2work\运算器\out_mux.rpt
out_mux
***** Logic for device 'out_mux' compiled without errors.
Device: EPF10K30ETC144-1
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
MultiVolt I/O = OFF
d d
R R R R R R e e R R R R R R R
E E E E E E s s E E E E E E E
S S S S S S t t V S S S S S S S
E E E E V E E _ _ C E E E E V E E E
R f R R R C R R f c c C R R R R C R R R
V a 1 f V G f V V a C V a V G 1 G t f t I a V f V V a V C V V f V
E d 1 1 E N 1 E E d I y E d E N 1 N l 1 l N d E 1 E E d E I y y E E 1 E
D 7 5 6 D D 4 D D 6 O 6 D 2 D D 2 D 1 0 2 T 5 D 8 D D 1 D O 1 3 D D 9 D
--------------------------------------------------------------------------_
/ 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110 |_
/ 143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109 |
#TCK | 1 108 | ^DATA0
^CONF_DONE | 2 107 | ^DCLK
^nCEO | 3 106 | ^nCE
#TDO | 4 105 | #TDI
VCCIO | 5 104 | GND
VCCINT | 6 103 | GND
RESERVED | 7 102 | RESERVED
RESERVED | 8 101 | RESERVED
RESERVED | 9 100 | RESERVED
RESERVED | 10 99 | RESERVED
f114 | 11 98 | RESERVED
y4 | 12 97 | ad12
y2 | 13 96 | f12
y7 | 14 95 | ad14
GND | 15 94 | VCCIO
GND | 16 93 | VCCINT
f17 | 17 92 | f11
y12 | 18 91 | y5
f111 | 19 EPF10K30ETC144-1 90 | y10
ad9 | 20 89 | y8
y9 | 21 88 | y0
f110 | 22 87 | RESERVED
ad11 | 23 86 | ad13
VCCIO | 24 85 | GND
VCCINT | 25 84 | GND
f113 | 26 83 | RESERVED
RESERVED | 27 82 | RESERVED
RESERVED | 28 81 | RESERVED
y13 | 29 80 | RESERVED
RESERVED | 30 79 | RESERVED
RESERVED | 31 78 | RESERVED
RESERVED | 32 77 | ^MSEL0
RESERVED | 33 76 | ^MSEL1
#TMS | 34 75 | VCCINT
^nSTATUS | 35 74 | ^nCONFIG
RESERVED | 36 73 | RESERVED
| 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 _|
\ 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 |
\---------------------------------------------------------------------------
R a R G R y R R V y R a R G R V V a d d G G a a V R f R f G a R y R V R
E d E N E 1 E E C 1 E d E N E C C d e e N N d d C E 1 E 1 N d E 1 E C E
S 1 S D S 4 S S C 5 S 4 S D S C C 0 s s D D 1 8 C S 3 S 5 D 3 S 1 S C S
E 5 E E E E I E E E I I t t 0 I E E E E I E
R R R R R O R R R N N _ _ O R R R R O R
V V V V V V V V T T c c V V V V V
E E E E E E E E t t E E E E E
D D D D D D D D l l D D D D D
0 3
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant.
Device-Specific Information: e:\max2work\运算器\out_mux.rpt
out_mux
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
C28 8/ 8(100%) 4/ 8( 50%) 4/ 8( 50%) 0/2 0/2 18/22( 81%)
D5 8/ 8(100%) 3/ 8( 37%) 5/ 8( 62%) 0/2 0/2 17/22( 77%)
E29 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 3/22( 13%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 6/6 (100%)
Total I/O pins used: 46/96 ( 47%)
Total logic cells used: 17/1728 ( 0%)
Total embedded cells used: 0/96 ( 0%)
Total EABs used: 0/6 ( 0%)
Average fan-in: 3.05/4 ( 76%)
Total fan-in: 52/6912 ( 0%)
Total input pins required: 36
Total input I/O cell registers required: 0
Total output pins required: 16
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 17
Total flipflops required: 0
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 0/1728 ( 0%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 13 14 15 16 17 18 EA 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 Total(LC/EC)
A: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
B: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 0 0 0 0 0 0 0 0 8/0
D: 0 0 0 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8/0
E: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 1/0
F: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
Total: 0 0 0 0 8 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 8 1 0 0 0 0 0 0 0 17/0
Device-Specific Information: e:\max2work\运算器\out_mux.rpt
out_mux
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
54 - - - -- INPUT ^ 0 0 0 1 ad0
117 - - - 08 INPUT ^ 0 0 0 1 ad1
131 - - - 23 INPUT ^ 0 0 0 1 ad2
67 - - - 08 INPUT ^ 0 0 0 1 ad3
48 - - - 24 INPUT ^ 0 0 0 1 ad4
122 - - - 18 INPUT ^ 0 0 0 1 ad5
135 - - - 29 INPUT ^ 0 0 0 1 ad6
143 - - - 35 INPUT ^ 0 0 0 1 ad7
60 - - - 15 INPUT ^ 0 0 0 1 ad8
20 - - D -- INPUT ^ 0 0 0 1 ad9
59 - - - 16 INPUT ^ 0 0 0 1 ad10
23 - - D -- INPUT ^ 0 0 0 1 ad11
97 - - C -- INPUT ^ 0 0 0 1 ad12
86 - - E -- INPUT ^ 0 0 0 1 ad13
95 - - C -- INPUT ^ 0 0 0 1 ad14
38 - - - 34 INPUT ^ 0 0 0 1 ad15
55 - - - -- INPUT ^ 0 0 0 1 dest_ctl0
126 - - - -- INPUT ^ 0 0 0 1 dest_ctl1
124 - - - -- INPUT ^ 0 0 0 1 dest_ctl2
56 - - - -- INPUT ^ 0 0 0 1 dest_ctl3
125 - - - -- INPUT ^ 0 0 0 1 f10
92 - - D -- INPUT ^ 0 0 0 1 f11
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -