📄 vrms_ram_ctrl.tan.qmsg
字号:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "mem_read_clk memory memory Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~portb_address_reg0 Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|q_b\[0\] 163.03 MHz Internal " "Info: Clock \"mem_read_clk\" Internal fmax is restricted to 163.03 MHz between source memory \"Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~portb_address_reg0\" and destination memory \"Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|q_b\[0\]\"" { { "Info" "ITDB_CLOCK_TCH_TCL" "3.067 ns 3.067 ns 6.134 ns " "Info: fmax restricted to Clock High delay (3.067 ns) plus Clock Low delay (3.067 ns) : restricted to 6.134 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "3.639 ns + Longest memory memory " "Info: + Longest memory to memory delay is 3.639 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~portb_address_reg0 1 MEM M4K_X11_Y9 8 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = M4K_X11_Y9; Fanout = 8; MEM Node = 'Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~portb_address_reg0'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 } "NODE_NAME" } } { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 38 2 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.639 ns) 3.639 ns Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|q_b\[0\] 2 MEM M4K_X11_Y9 1 " "Info: 2: + IC(0.000 ns) + CELL(3.639 ns) = 3.639 ns; Loc. = M4K_X11_Y9; Fanout = 1; MEM Node = 'Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|q_b\[0\]'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.639 ns" { Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] } "NODE_NAME" } } { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 34 2 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.639 ns ( 100.00 % ) " "Info: Total cell delay = 3.639 ns ( 100.00 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.639 ns" { Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.639 ns" { Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] {} } { 0.000ns 0.000ns } { 0.000ns 3.639ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-0.057 ns - Smallest " "Info: - Smallest clock skew is -0.057 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "mem_read_clk destination 2.896 ns + Shortest memory " "Info: + Shortest clock path from clock \"mem_read_clk\" to destination memory is 2.896 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.130 ns) 1.130 ns mem_read_clk 1 CLK PIN_24 1 " "Info: 1: + IC(0.000 ns) + CELL(1.130 ns) = 1.130 ns; Loc. = PIN_24; Fanout = 1; CLK Node = 'mem_read_clk'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { mem_read_clk } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 13 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.139 ns) + CELL(0.000 ns) 1.269 ns mem_read_clk~clkctrl 2 COMB CLKCTRL_G1 13 " "Info: 2: + IC(0.139 ns) + CELL(0.000 ns) = 1.269 ns; Loc. = CLKCTRL_G1; Fanout = 13; COMB Node = 'mem_read_clk~clkctrl'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.139 ns" { mem_read_clk mem_read_clk~clkctrl } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 13 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.806 ns) + CELL(0.821 ns) 2.896 ns Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|q_b\[0\] 3 MEM M4K_X11_Y9 1 " "Info: 3: + IC(0.806 ns) + CELL(0.821 ns) = 2.896 ns; Loc. = M4K_X11_Y9; Fanout = 1; MEM Node = 'Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|q_b\[0\]'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.627 ns" { mem_read_clk~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] } "NODE_NAME" } } { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 34 2 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.951 ns ( 67.37 % ) " "Info: Total cell delay = 1.951 ns ( 67.37 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.945 ns ( 32.63 % ) " "Info: Total interconnect delay = 0.945 ns ( 32.63 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.896 ns" { mem_read_clk mem_read_clk~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.896 ns" { mem_read_clk {} mem_read_clk~combout {} mem_read_clk~clkctrl {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] {} } { 0.000ns 0.000ns 0.139ns 0.806ns } { 0.000ns 1.130ns 0.000ns 0.821ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "mem_read_clk source 2.953 ns - Longest memory " "Info: - Longest clock path from clock \"mem_read_clk\" to source memory is 2.953 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.130 ns) 1.130 ns mem_read_clk 1 CLK PIN_24 1 " "Info: 1: + IC(0.000 ns) + CELL(1.130 ns) = 1.130 ns; Loc. = PIN_24; Fanout = 1; CLK Node = 'mem_read_clk'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { mem_read_clk } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 13 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.139 ns) + CELL(0.000 ns) 1.269 ns mem_read_clk~clkctrl 2 COMB CLKCTRL_G1 13 " "Info: 2: + IC(0.139 ns) + CELL(0.000 ns) = 1.269 ns; Loc. = CLKCTRL_G1; Fanout = 13; COMB Node = 'mem_read_clk~clkctrl'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.139 ns" { mem_read_clk mem_read_clk~clkctrl } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 13 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.806 ns) + CELL(0.878 ns) 2.953 ns Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~portb_address_reg0 3 MEM M4K_X11_Y9 8 " "Info: 3: + IC(0.806 ns) + CELL(0.878 ns) = 2.953 ns; Loc. = M4K_X11_Y9; Fanout = 8; MEM Node = 'Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~portb_address_reg0'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.684 ns" { mem_read_clk~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 } "NODE_NAME" } } { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 38 2 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.008 ns ( 68.00 % ) " "Info: Total cell delay = 2.008 ns ( 68.00 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.945 ns ( 32.00 % ) " "Info: Total interconnect delay = 0.945 ns ( 32.00 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.953 ns" { mem_read_clk mem_read_clk~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.953 ns" { mem_read_clk {} mem_read_clk~combout {} mem_read_clk~clkctrl {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 {} } { 0.000ns 0.000ns 0.139ns 0.806ns } { 0.000ns 1.130ns 0.000ns 0.878ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.896 ns" { mem_read_clk mem_read_clk~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.896 ns" { mem_read_clk {} mem_read_clk~combout {} mem_read_clk~clkctrl {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] {} } { 0.000ns 0.000ns 0.139ns 0.806ns } { 0.000ns 1.130ns 0.000ns 0.821ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.953 ns" { mem_read_clk mem_read_clk~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.953 ns" { mem_read_clk {} mem_read_clk~combout {} mem_read_clk~clkctrl {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 {} } { 0.000ns 0.000ns 0.139ns 0.806ns } { 0.000ns 1.130ns 0.000ns 0.878ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.260 ns + " "Info: + Micro clock to output delay of source is 0.260 ns" { } { { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 38 2 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.046 ns + " "Info: + Micro setup delay of destination is 0.046 ns" { } { { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 34 2 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.639 ns" { Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "3.639 ns" { Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] {} } { 0.000ns 0.000ns } { 0.000ns 3.639ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.896 ns" { mem_read_clk mem_read_clk~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.896 ns" { mem_read_clk {} mem_read_clk~combout {} mem_read_clk~clkctrl {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] {} } { 0.000ns 0.000ns 0.139ns 0.806ns } { 0.000ns 1.130ns 0.000ns 0.821ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.953 ns" { mem_read_clk mem_read_clk~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.953 ns" { mem_read_clk {} mem_read_clk~combout {} mem_read_clk~clkctrl {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~portb_address_reg0 {} } { 0.000ns 0.000ns 0.139ns 0.806ns } { 0.000ns 1.130ns 0.000ns 0.878ns } "" } } } 0 0 "fmax restricted to Clock High delay (%1!s!) plus Clock Low delay (%2!s!) : restricted to %3!s!. Expand message to see actual delay path." 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|q_b[0] {} } { 0.000ns } { 0.109ns } "" } } { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 34 2 0 } } } 0 0 "Clock \"%1!s!\" %7!s! fmax is restricted to %6!s! between source %2!s! \"%4!s!\" and destination %3!s! \"%5!s!\"" 0 0 "" 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "clk_32k register memory mem_write_addr\[0\] Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~porta_datain_reg3 163.03 MHz Internal " "Info: Clock \"clk_32k\" Internal fmax is restricted to 163.03 MHz between source register \"mem_write_addr\[0\]\" and destination memory \"Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~porta_datain_reg3\"" { { "Info" "ITDB_CLOCK_TCH_TCL" "3.067 ns 3.067 ns 6.134 ns " "Info: fmax restricted to Clock High delay (3.067 ns) plus Clock Low delay (3.067 ns) : restricted to 6.134 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.284 ns + Longest register memory " "Info: + Longest register to memory delay is 4.284 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns mem_write_addr\[0\] 1 REG LCFF_X9_Y9_N21 12 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X9_Y9_N21; Fanout = 12; REG Node = 'mem_write_addr\[0\]'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { mem_write_addr[0] } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 59 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.478 ns) + CELL(0.370 ns) 0.848 ns Mux5~145 2 COMB LCCOMB_X9_Y9_N4 3 " "Info: 2: + IC(0.478 ns) + CELL(0.370 ns) = 0.848 ns; Loc. = LCCOMB_X9_Y9_N4; Fanout = 3; COMB Node = 'Mux5~145'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.848 ns" { mem_write_addr[0] Mux5~145 } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 66 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.393 ns) + CELL(0.370 ns) 1.611 ns Mux3~35 3 COMB LCCOMB_X9_Y9_N14 1 " "Info: 3: + IC(0.393 ns) + CELL(0.370 ns) = 1.611 ns; Loc. = LCCOMB_X9_Y9_N14; Fanout = 1; COMB Node = 'Mux3~35'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.763 ns" { Mux5~145 Mux3~35 } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 66 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.385 ns) + CELL(0.370 ns) 2.366 ns Mux3~36 4 COMB LCCOMB_X9_Y9_N0 1 " "Info: 4: + IC(0.385 ns) + CELL(0.370 ns) = 2.366 ns; Loc. = LCCOMB_X9_Y9_N0; Fanout = 1; COMB Node = 'Mux3~36'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.755 ns" { Mux3~35 Mux3~36 } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 66 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.363 ns) + CELL(0.206 ns) 2.935 ns Mux3~37 5 COMB LCCOMB_X9_Y9_N18 1 " "Info: 5: + IC(0.363 ns) + CELL(0.206 ns) = 2.935 ns; Loc. = LCCOMB_X9_Y9_N18; Fanout = 1; COMB Node = 'Mux3~37'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.569 ns" { Mux3~36 Mux3~37 } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 66 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.221 ns) + CELL(0.128 ns) 4.284 ns Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~porta_datain_reg3 6 MEM M4K_X11_Y9 1 " "Info: 6: + IC(1.221 ns) + CELL(0.128 ns) = 4.284 ns; Loc. = M4K_X11_Y9; Fanout = 1; MEM Node = 'Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~porta_datain_reg3'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.349 ns" { Mux3~37 Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 } "NODE_NAME" } } { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 38 2 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.444 ns ( 33.71 % ) " "Info: Total cell delay = 1.444 ns ( 33.71 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.840 ns ( 66.29 % ) " "Info: Total interconnect delay = 2.840 ns ( 66.29 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "4.284 ns" { mem_write_addr[0] Mux5~145 Mux3~35 Mux3~36 Mux3~37 Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "4.284 ns" { mem_write_addr[0] {} Mux5~145 {} Mux3~35 {} Mux3~36 {} Mux3~37 {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 {} } { 0.000ns 0.478ns 0.393ns 0.385ns 0.363ns 1.221ns } { 0.000ns 0.370ns 0.370ns 0.370ns 0.206ns 0.128ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.096 ns - Smallest " "Info: - Smallest clock skew is 0.096 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk_32k destination 2.919 ns + Shortest memory " "Info: + Shortest clock path from clock \"clk_32k\" to destination memory is 2.919 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns clk_32k 1 CLK PIN_23 1 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 1; CLK Node = 'clk_32k'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk_32k } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 11 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.139 ns) + CELL(0.000 ns) 1.279 ns clk_32k~clkctrl 2 COMB CLKCTRL_G2 27 " "Info: 2: + IC(0.139 ns) + CELL(0.000 ns) = 1.279 ns; Loc. = CLKCTRL_G2; Fanout = 27; COMB Node = 'clk_32k~clkctrl'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.139 ns" { clk_32k clk_32k~clkctrl } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 11 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.806 ns) + CELL(0.834 ns) 2.919 ns Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~porta_datain_reg3 3 MEM M4K_X11_Y9 1 " "Info: 3: + IC(0.806 ns) + CELL(0.834 ns) = 2.919 ns; Loc. = M4K_X11_Y9; Fanout = 1; MEM Node = 'Vrms_ram:Vrms_ram1\|altsyncram:altsyncram_component\|altsyncram_26k1:auto_generated\|ram_block1a0~porta_datain_reg3'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.640 ns" { clk_32k~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 } "NODE_NAME" } } { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 38 2 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.974 ns ( 67.63 % ) " "Info: Total cell delay = 1.974 ns ( 67.63 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.945 ns ( 32.37 % ) " "Info: Total interconnect delay = 0.945 ns ( 32.37 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.919 ns" { clk_32k clk_32k~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.919 ns" { clk_32k {} clk_32k~combout {} clk_32k~clkctrl {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 {} } { 0.000ns 0.000ns 0.139ns 0.806ns } { 0.000ns 1.140ns 0.000ns 0.834ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk_32k source 2.823 ns - Longest register " "Info: - Longest clock path from clock \"clk_32k\" to source register is 2.823 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns clk_32k 1 CLK PIN_23 1 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 1; CLK Node = 'clk_32k'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk_32k } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 11 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.139 ns) + CELL(0.000 ns) 1.279 ns clk_32k~clkctrl 2 COMB CLKCTRL_G2 27 " "Info: 2: + IC(0.139 ns) + CELL(0.000 ns) = 1.279 ns; Loc. = CLKCTRL_G2; Fanout = 27; COMB Node = 'clk_32k~clkctrl'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.139 ns" { clk_32k clk_32k~clkctrl } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 11 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.878 ns) + CELL(0.666 ns) 2.823 ns mem_write_addr\[0\] 3 REG LCFF_X9_Y9_N21 12 " "Info: 3: + IC(0.878 ns) + CELL(0.666 ns) = 2.823 ns; Loc. = LCFF_X9_Y9_N21; Fanout = 12; REG Node = 'mem_write_addr\[0\]'" { } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.544 ns" { clk_32k~clkctrl mem_write_addr[0] } "NODE_NAME" } } { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 59 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.806 ns ( 63.97 % ) " "Info: Total cell delay = 1.806 ns ( 63.97 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.017 ns ( 36.03 % ) " "Info: Total interconnect delay = 1.017 ns ( 36.03 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.823 ns" { clk_32k clk_32k~clkctrl mem_write_addr[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.823 ns" { clk_32k {} clk_32k~combout {} clk_32k~clkctrl {} mem_write_addr[0] {} } { 0.000ns 0.000ns 0.139ns 0.878ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.919 ns" { clk_32k clk_32k~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.919 ns" { clk_32k {} clk_32k~combout {} clk_32k~clkctrl {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 {} } { 0.000ns 0.000ns 0.139ns 0.806ns } { 0.000ns 1.140ns 0.000ns 0.834ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.823 ns" { clk_32k clk_32k~clkctrl mem_write_addr[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.823 ns" { clk_32k {} clk_32k~combout {} clk_32k~clkctrl {} mem_write_addr[0] {} } { 0.000ns 0.000ns 0.139ns 0.878ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.304 ns + " "Info: + Micro clock to output delay of source is 0.304 ns" { } { { "Vrms_ram_ctrl.vhd" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/Vrms_ram_ctrl.vhd" 59 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.046 ns + " "Info: + Micro setup delay of destination is 0.046 ns" { } { { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 38 2 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "4.284 ns" { mem_write_addr[0] Mux5~145 Mux3~35 Mux3~36 Mux3~37 Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "4.284 ns" { mem_write_addr[0] {} Mux5~145 {} Mux3~35 {} Mux3~36 {} Mux3~37 {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 {} } { 0.000ns 0.478ns 0.393ns 0.385ns 0.363ns 1.221ns } { 0.000ns 0.370ns 0.370ns 0.370ns 0.206ns 0.128ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.919 ns" { clk_32k clk_32k~clkctrl Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.919 ns" { clk_32k {} clk_32k~combout {} clk_32k~clkctrl {} Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 {} } { 0.000ns 0.000ns 0.139ns 0.806ns } { 0.000ns 1.140ns 0.000ns 0.834ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.823 ns" { clk_32k clk_32k~clkctrl mem_write_addr[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.823 ns" { clk_32k {} clk_32k~combout {} clk_32k~clkctrl {} mem_write_addr[0] {} } { 0.000ns 0.000ns 0.139ns 0.878ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } } } 0 0 "fmax restricted to Clock High delay (%1!s!) plus Clock Low delay (%2!s!) : restricted to %3!s!. Expand message to see actual delay path." 0 0 "" 0} } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { Vrms_ram:Vrms_ram1|altsyncram:altsyncram_component|altsyncram_26k1:auto_generated|ram_block1a0~porta_datain_reg3 {} } { } { } "" } } { "db/altsyncram_26k1.tdf" "" { Text "D:/new AD/show_port/Vrms_ram_ctrl/db/altsyncram_26k1.tdf" 38 2 0 } } } 0 0 "Clock \"%1!s!\" %7!s! fmax is restricted to %6!s! between source %2!s! \"%4!s!\" and destination %3!s! \"%5!s!\"" 0 0 "" 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -