⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 mc8051_rom.xco

📁 这是一个基于xilinx平台的8051处理器文件
💻 XCO
字号:
# BEGIN Project OptionsSET flowvendor = Foundation_iSESET vhdlsim = TrueSET verilogsim = TrueSET workingdirectory = E:\vtest\xilinx\vhdl8051\mc8051SET speedgrade = -4SET simulationfiles = BehavioralSET asysymbol = TrueSET addpads = FalseSET device = xc3s500eSET implementationfiletype = EdifSET busformat = BusFormatAngleBracketNotRippedSET foundationsym = FalseSET package = fg320SET createndf = FalseSET designentry = VHDLSET devicefamily = spartan3eSET formalverification = FalseSET removerpms = False# END Project Options# BEGIN SelectSELECT Single_Port_Block_Memory family Xilinx,_Inc. 6.2# END Select# BEGIN ParametersCSET handshaking_pins=falseCSET init_value=0CSET coefficient_file=E:\vtest\xilinx\vhdl8051\output.coeCSET select_primitive=16kx1CSET initialization_pin_polarity=Active_HighCSET global_init_value=0CSET depth=1024CSET write_enable_polarity=Active_HighCSET port_configuration=Read_OnlyCSET enable_pin_polarity=Active_HighCSET component_name=mc8051_romCSET active_clock_edge=Rising_Edge_TriggeredCSET additional_output_pipe_stages=0CSET disable_warning_messages=trueCSET limit_data_pitch=18CSET primitive_selection=Optimize_For_AreaCSET enable_pin=falseCSET init_pin=falseCSET write_mode=Read_After_WriteCSET has_limit_data_pitch=falseCSET load_init_file=trueCSET width=8CSET register_inputs=false# END ParametersGENERATE

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -