⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 reg16b.rpt

📁 基于FPGA的直接数字频率合成器(DDS)设计 (源程序)
💻 RPT
📖 第 1 页 / 共 2 页
字号:
Project Information                 e:\electronics\muxflie\dds_vhdl\reg16b.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 09/24/2008 15:35:10

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


REG16B


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

reg16b    EPF10K10LC84-3   17     16     0    0         0  %    16       2  %

User Pins:                 17     16     0  



Device-Specific Information:        e:\electronics\muxflie\dds_vhdl\reg16b.rpt
reg16b

***** Logic for device 'reg16b' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  d  l  d  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  i  o  i  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  n  a  n  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  0  d  3  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | din8 
      ^nCE | 14                                                              72 | dout13 
      #TDI | 15                                                              71 | dout7 
      din7 | 16                                                              70 | dout1 
    dout15 | 17                                                              69 | din13 
     dout8 | 18                                                              68 | GNDINT 
     din15 | 19                                                              67 | din6 
    VCCINT | 20                                                              66 | din12 
     dout6 | 21                                                              65 | din10 
     din11 | 22                        EPF10K10LC84-3                        64 | dout11 
     dout4 | 23                                                              63 | VCCINT 
    dout10 | 24                                                              62 | dout0 
    dout12 | 25                                                              61 | din5 
    GNDINT | 26                                                              60 | din9 
     dout2 | 27                                                              59 | dout14 
     din14 | 28                                                              58 | dout5 
     dout3 | 29                                                              57 | #TMS 
     dout9 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  d  d  d  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  i  i  i  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  n  n  n  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  1  4  2  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:        e:\electronics\muxflie\dds_vhdl\reg16b.rpt
reg16b

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A12      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A21      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B2       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C21      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C23      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C24      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            27/53     ( 50%)
Total logic cells used:                         16/576    (  2%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                  16/2304    (  0%)

Total input pins required:                      17
Total input I/O cell registers required:         0
Total output pins required:                     16
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     16
Total flipflops required:                       16
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      1   0   0   0   0   0   0   0   0   0   0   1   0   1   0   0   0   1   0   0   0   1   0   0   0      5/0  
 B:      0   1   0   0   0   0   0   1   0   1   1   0   0   0   0   0   0   0   1   0   0   0   0   0   0      5/0  
 C:      0   0   1   0   0   0   1   0   0   0   1   0   0   0   0   0   0   0   0   0   0   1   0   1   1      6/0  

Total:   1   1   1   0   0   0   1   1   0   1   2   1   0   1   0   0   0   1   1   0   0   2   0   1   1     16/0  



Device-Specific Information:        e:\electronics\muxflie\dds_vhdl\reg16b.rpt
reg16b

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    1  din0
  42      -     -    -    --      INPUT                0    0    0    1  din1
  44      -     -    -    --      INPUT                0    0    0    1  din2
  84      -     -    -    --      INPUT                0    0    0    1  din3
  43      -     -    -    --      INPUT                0    0    0    1  din4
  61      -     -    C    --      INPUT                0    0    0    1  din5
  67      -     -    B    --      INPUT                0    0    0    1  din6
  16      -     -    A    --      INPUT                0    0    0    1  din7
  73      -     -    A    --      INPUT                0    0    0    1  din8
  60      -     -    C    --      INPUT                0    0    0    1  din9
  65      -     -    B    --      INPUT                0    0    0    1  din10
  22      -     -    B    --      INPUT                0    0    0    1  din11
  66      -     -    B    --      INPUT                0    0    0    1  din12
  69      -     -    A    --      INPUT                0    0    0    1  din13
  28      -     -    C    --      INPUT                0    0    0    1  din14
  19      -     -    A    --      INPUT                0    0    0    1  din15
   1      -     -    -    --      INPUT  G             0    0    0    0  load


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:        e:\electronics\muxflie\dds_vhdl\reg16b.rpt
reg16b

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  62      -     -    C    --     OUTPUT                0    1    0    0  dout0
  70      -     -    A    --     OUTPUT                0    1    0    0  dout1
  27      -     -    C    --     OUTPUT                0    1    0    0  dout2
  29      -     -    C    --     OUTPUT                0    1    0    0  dout3
  23      -     -    B    --     OUTPUT                0    1    0    0  dout4
  58      -     -    C    --     OUTPUT                0    1    0    0  dout5
  21      -     -    B    --     OUTPUT                0    1    0    0  dout6
  71      -     -    A    --     OUTPUT                0    1    0    0  dout7
  18      -     -    A    --     OUTPUT                0    1    0    0  dout8
  30      -     -    C    --     OUTPUT                0    1    0    0  dout9
  24      -     -    B    --     OUTPUT                0    1    0    0  dout10
  64      -     -    B    --     OUTPUT                0    1    0    0  dout11
  25      -     -    B    --     OUTPUT                0    1    0    0  dout12
  72      -     -    A    --     OUTPUT                0    1    0    0  dout13
  59      -     -    C    --     OUTPUT                0    1    0    0  dout14
  17      -     -    A    --     OUTPUT                0    1    0    0  dout15


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:        e:\electronics\muxflie\dds_vhdl\reg16b.rpt
reg16b

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    A    01       DFFE   +            1    0    1    0  :18
   -      8     -    C    24       DFFE   +            1    0    1    0  :20
   -      3     -    A    17       DFFE   +            1    0    1    0  :22
   -      8     -    B    02       DFFE   +            1    0    1    0  :24
   -      7     -    B    18       DFFE   +            1    0    1    0  :26
   -      5     -    B    10       DFFE   +            1    0    1    0  :28
   -      7     -    C    11       DFFE   +            1    0    1    0  :30
   -      8     -    A    12       DFFE   +            1    0    1    0  :32
   -      4     -    A    21       DFFE   +            1    0    1    0  :34
   -      1     -    B    08       DFFE   +            1    0    1    0  :36
   -      7     -    C    21       DFFE   +            1    0    1    0  :38
   -      4     -    B    11       DFFE   +            1    0    1    0  :40
   -      5     -    C    03       DFFE   +            1    0    1    0  :42
   -      1     -    C    07       DFFE   +            1    0    1    0  :44
   -      5     -    A    13       DFFE   +            1    0    1    0  :46
   -      1     -    C    23       DFFE   +            1    0    1    0  :48


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -