📄 reg8b.rpt
字号:
reg8b
** BURIED LOGIC **
Fan-In Fan-Out
IOC LC EC Row Col Primitive Code INP FBK OUT FBK Name
- 1 - A 05 DFFE + 1 0 1 0 :10
- 2 - C 18 DFFE + 1 0 1 0 :12
- 5 - B 13 DFFE + 1 0 1 0 :14
- 8 - A 13 DFFE + 1 0 1 0 :16
- 8 - B 08 DFFE + 1 0 1 0 :18
- 5 - A 03 DFFE + 1 0 1 0 :20
- 3 - A 21 DFFE + 1 0 1 0 :22
- 1 - A 18 DFFE + 1 0 1 0 :24
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register
Device-Specific Information: e:\electronics\muxflie\dds_vhdl\reg8b.rpt
reg8b
** FASTTRACK INTERCONNECT UTILIZATION **
Row FastTrack Interconnect:
Global Left Half- Right Half-
FastTrack FastTrack FastTrack
Row Interconnect Interconnect Interconnect Input Pins Output Pins Bidir Pins
A: 2/ 96( 2%) 2/ 48( 4%) 2/ 48( 4%) 1/16( 6%) 5/16( 31%) 0/16( 0%)
B: 1/ 96( 1%) 1/ 48( 2%) 1/ 48( 2%) 1/16( 6%) 2/16( 12%) 0/16( 0%)
C: 1/ 96( 1%) 0/ 48( 0%) 1/ 48( 2%) 1/16( 6%) 1/16( 6%) 0/16( 0%)
Column FastTrack Interconnect:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
02: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
03: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
04: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
05: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
06: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
12: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
13: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
14: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: e:\electronics\muxflie\dds_vhdl\reg8b.rpt
reg8b
** CLOCK SIGNALS **
Type Fan-out Name
INPUT 8 load
Device-Specific Information: e:\electronics\muxflie\dds_vhdl\reg8b.rpt
reg8b
** EQUATIONS **
din0 : INPUT;
din1 : INPUT;
din2 : INPUT;
din3 : INPUT;
din4 : INPUT;
din5 : INPUT;
din6 : INPUT;
din7 : INPUT;
load : INPUT;
-- Node name is 'dout0'
-- Equation name is 'dout0', type is output
dout0 = _LC1_A18;
-- Node name is 'dout1'
-- Equation name is 'dout1', type is output
dout1 = _LC3_A21;
-- Node name is 'dout2'
-- Equation name is 'dout2', type is output
dout2 = _LC5_A3;
-- Node name is 'dout3'
-- Equation name is 'dout3', type is output
dout3 = _LC8_B8;
-- Node name is 'dout4'
-- Equation name is 'dout4', type is output
dout4 = _LC8_A13;
-- Node name is 'dout5'
-- Equation name is 'dout5', type is output
dout5 = _LC5_B13;
-- Node name is 'dout6'
-- Equation name is 'dout6', type is output
dout6 = _LC2_C18;
-- Node name is 'dout7'
-- Equation name is 'dout7', type is output
dout7 = _LC1_A5;
-- Node name is ':10'
-- Equation name is '_LC1_A5', type is buried
_LC1_A5 = DFFE( din7, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':12'
-- Equation name is '_LC2_C18', type is buried
_LC2_C18 = DFFE( din6, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':14'
-- Equation name is '_LC5_B13', type is buried
_LC5_B13 = DFFE( din5, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':16'
-- Equation name is '_LC8_A13', type is buried
_LC8_A13 = DFFE( din4, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':18'
-- Equation name is '_LC8_B8', type is buried
_LC8_B8 = DFFE( din3, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':20'
-- Equation name is '_LC5_A3', type is buried
_LC5_A3 = DFFE( din2, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':22'
-- Equation name is '_LC3_A21', type is buried
_LC3_A21 = DFFE( din1, GLOBAL( load), VCC, VCC, VCC);
-- Node name is ':24'
-- Equation name is '_LC1_A18', type is buried
_LC1_A18 = DFFE( din0, GLOBAL( load), VCC, VCC, VCC);
Project Information e:\electronics\muxflie\dds_vhdl\reg8b.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'FLEX10K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:00
Partitioner 00:00:00
Fitter 00:00:01
Timing SNF Extractor 00:00:00
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:01
Memory Allocated
-----------------
Peak memory allocated during compilation = 15,169K
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -