cd.tan.rpt
来自「一个彩灯循环控制的VHDL程序,功能还可添加.」· RPT 代码 · 共 312 行 · 第 1/3 页
RPT
312 行
Classic Timing Analyzer report for cd
Tue Nov 04 20:11:34 2008
Quartus II Version 7.2 Build 151 09/26/2007 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'clk'
6. Clock Hold: 'clk'
7. tco
8. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files from any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+------------------------------------------+---------------+----------------------------------+-------------+-------------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+------------------------------------------+---------------+----------------------------------+-------------+-------------+------------+----------+--------------+
; Worst-case tco ; N/A ; None ; 11.692 ns ; dout_tmp[5] ; dout[5] ; clk ; -- ; 0 ;
; Clock Setup: 'clk' ; N/A ; None ; 298.86 MHz ( period = 3.346 ns ) ; jishu1[2] ; jishu1[5] ; clk ; clk ; 0 ;
; Clock Hold: 'clk' ; Not operational: Clock Skew > Data Delay ; None ; N/A ; jishu1[1] ; dout_tmp[5] ; clk ; clk ; 48 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 48 ;
+------------------------------+------------------------------------------+---------------+----------------------------------+-------------+-------------+------------+----------+--------------+
+---------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+----------------------------------------------------------------+--------------------+------+----+-------------+
; Option ; Setting ; From ; To ; Entity Name ;
+----------------------------------------------------------------+--------------------+------+----+-------------+
; Device Name ; EP1C6Q240C6 ; ; ; ;
; Timing Models ; Final ; ; ; ;
; Default hold multicycle ; Same as Multicycle ; ; ; ;
; Cut paths between unrelated clock domains ; On ; ; ; ;
; Cut off read during write signal paths ; On ; ; ; ;
; Cut off feedback from I/O pins ; On ; ; ; ;
; Report Combined Fast/Slow Timing ; Off ; ; ; ;
; Ignore Clock Settings ; Off ; ; ; ;
; Analyze latches as synchronous elements ; On ; ; ; ;
; Enable Recovery/Removal analysis ; Off ; ; ; ;
; Enable Clock Latency ; Off ; ; ; ;
; Use TimeQuest Timing Analyzer ; Off ; ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ; ;
; Number of destination nodes to report ; 10 ; ; ; ;
; Number of paths to report ; 200 ; ; ; ;
; Report Minimum Timing Checks ; Off ; ; ; ;
; Use Fast Timing Models ; Off ; ; ; ;
; Report IO Paths Separately ; Off ; ; ; ;
; Perform Multicorner Analysis ; Off ; ; ; ;
; Reports the worst-case path for each clock domain and analysis ; Off ; ; ; ;
+----------------------------------------------------------------+--------------------+------+----+-------------+
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Settings Summary ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; Clock Node Name ; Clock Setting Name ; Type ; Fmax Requirement ; Early Latency ; Late Latency ; Based on ; Multiply Base Fmax by ; Divide Base Fmax by ; Offset ; Phase offset ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; clk ; ; User Pin ; None ; 0.000 ns ; 0.000 ns ; -- ; N/A ; N/A ; N/A ; ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Setup: 'clk' ;
+-------+------------------------------------------------+-----------+-------------+------------+----------+-----------------------------+---------------------------+-------------------------+
; Slack ; Actual fmax (period) ; From ; To ; From Clock ; To Clock ; Required Setup Relationship ; Required Longest P2P Time ; Actual Longest P2P Time ;
+-------+------------------------------------------------+-----------+-------------+------------+----------+-----------------------------+---------------------------+-------------------------+
; N/A ; 298.86 MHz ( period = 3.346 ns ) ; jishu1[2] ; jishu1[5] ; clk ; clk ; None ; None ; 3.144 ns ;
; N/A ; 299.85 MHz ( period = 3.335 ns ) ; jishu1[3] ; jishu1[5] ; clk ; clk ; None ; None ; 3.133 ns ;
; N/A ; 321.85 MHz ( period = 3.107 ns ) ; jishu1[0] ; jishu1[4] ; clk ; clk ; None ; None ; 2.904 ns ;
; N/A ; 326.26 MHz ( period = 3.065 ns ) ; jishu1[2] ; jishu1[4] ; clk ; clk ; None ; None ; 2.862 ns ;
; N/A ; 327.44 MHz ( period = 3.054 ns ) ; jishu1[3] ; jishu1[4] ; clk ; clk ; None ; None ; 2.851 ns ;
; N/A ; 337.15 MHz ( period = 2.966 ns ) ; jishu1[1] ; jishu1[4] ; clk ; clk ; None ; None ; 2.763 ns ;
; N/A ; 361.01 MHz ( period = 2.770 ns ) ; jishu1[4] ; jishu1[5] ; clk ; clk ; None ; None ; 2.569 ns ;
; N/A ; 363.64 MHz ( period = 2.750 ns ) ; jishu1[5] ; jishu1[5] ; clk ; clk ; None ; None ; 2.548 ns ;
; N/A ; 366.57 MHz ( period = 2.728 ns ) ; jishu1[4] ; jishu1[4] ; clk ; clk ; None ; None ; 2.526 ns ;
; N/A ; 368.19 MHz ( period = 2.716 ns ) ; jishu1[0] ; jishu1[3] ; clk ; clk ; None ; None ; 2.514 ns ;
; N/A ; 372.02 MHz ( period = 2.688 ns ) ; jishu1[0] ; jishu1[5] ; clk ; clk ; None ; None ; 2.486 ns ;
; N/A ; 374.39 MHz ( period = 2.671 ns ) ; jishu1[2] ; jishu1[3] ; clk ; clk ; None ; None ; 2.469 ns ;
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?