⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 codelock.fit.qmsg

📁 实现电子密码锁的各项功能,经过编译和仿真
💻 QMSG
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter Quartus II " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.0 Build 168 06/22/2005 Service Pack 1 SJ Full Version " "Info: Version 5.0 Build 168 06/22/2005 Service Pack 1 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Wed Dec 05 17:17:50 2007 " "Info: Processing started: Wed Dec 05 17:17:50 2007" {  } {  } 0}  } {  } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --read_settings_files=off --write_settings_files=off codelock -c codelock " "Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off codelock -c codelock" {  } {  } 0}
{ "Info" "IMPP_MPP_USER_DEVICE" "codelock EP1C6Q240C6 " "Info: Selected device EP1C6Q240C6 for design \"codelock\"" {  } {  } 0}
{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" {  } {  } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1C12Q240C6 " "Info: Device EP1C12Q240C6 is compatible" {  } {  } 2}  } {  } 2}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1 MHz " "Info: Assuming a global fmax requirement of 1 MHz" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tsu " "Info: Not setting a global tsu requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tco " "Info: Not setting a global tco requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tpd " "Info: Not setting a global tpd requirement" {  } {  } 0}  } {  } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_GLOBAL_LINES_NEEDED_FOR_TORNADO_DQS" "0 " "Info: DQS I/O pins require 0 global routing resources." {  } {  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clk Global clock " "Info: Automatically promoted signal \"clk\" to use Global clock" {  } { { "codelock1.bdf" "" { Schematic "D:/codelock/codelock1.bdf" { { 0 -24 144 16 "clk" "" } } } }  } 0}
{ "Info" "IFYGR_FYGR_PIN_USES_INTERNAL_GLOBAL" "clk " "Info: Pin \"clk\" drives global clock, but is not placed in a dedicated clock pin position" {  } { { "codelock1.bdf" "" { Schematic "D:/codelock/codelock1.bdf" { { 0 -24 144 16 "clk" "" } } } } { "c:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } } { "D:/codelock/db/codelock_cmp.qrpt" "" { Report "D:/codelock/db/codelock_cmp.qrpt" Compiler "codelock" "UNKNOWN" "V1" "D:/codelock/db/codelock.quartus_db" { Floorplan "D:/codelock/" "" "" { clk } "NODE_NAME" } "" } } { "D:/codelock/codelock.fld" "" { Floorplan "D:/codelock/codelock.fld" "" "" { clk } "NODE_NAME" } }  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_FYGR_REGPACKING_INFO" "" "Info: Starting register packing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Info: Started Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Info: Finished Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" {  } {  } 0}
{ "Info" "IFSAC_FSAC_START_LUT_IO_RAM_PACKING" "" "Info: Moving registers into I/O cells, LUTs, and RAM blocks to improve timing and density" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_LUT_IO_RAM_PACKING" "" "Info: Finished moving registers into I/O cells, LUTs, and RAM blocks" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Info: Fitter placement preparation operations ending: elapsed time is 00:00:00" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" {  } {  } 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "2.483 ns register register " "Info: Estimated most critical path is register to register delay of 2.483 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns Reg1:inst\|a\[1\] 1 REG LAB_X3_Y20 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X3_Y20; Fanout = 1; REG Node = 'Reg1:inst\|a\[1\]'" {  } { { "D:/codelock/db/codelock_cmp.qrpt" "" { Report "D:/codelock/db/codelock_cmp.qrpt" Compiler "codelock" "UNKNOWN" "V1" "D:/codelock/db/codelock.quartus_db" { Floorplan "D:/codelock/" "" "" { Reg1:inst|a[1] } "NODE_NAME" } "" } } { "Reg1.vhd" "" { Text "D:/codelock/Reg1.vhd" 6 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.088 ns) + CELL(0.088 ns) 1.176 ns compare8:inst3\|reduce_nor~64 2 COMB LAB_X2_Y17 1 " "Info: 2: + IC(1.088 ns) + CELL(0.088 ns) = 1.176 ns; Loc. = LAB_X2_Y17; Fanout = 1; COMB Node = 'compare8:inst3\|reduce_nor~64'" {  } { { "D:/codelock/db/codelock_cmp.qrpt" "" { Report "D:/codelock/db/codelock_cmp.qrpt" Compiler "codelock" "UNKNOWN" "V1" "D:/codelock/db/codelock.quartus_db" { Floorplan "D:/codelock/" "" "1.176 ns" { Reg1:inst|a[1] compare8:inst3|reduce_nor~64 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.056 ns) + CELL(0.454 ns) 1.686 ns compare8:inst3\|reduce_nor~68 3 COMB LAB_X2_Y17 8 " "Info: 3: + IC(0.056 ns) + CELL(0.454 ns) = 1.686 ns; Loc. = LAB_X2_Y17; Fanout = 8; COMB Node = 'compare8:inst3\|reduce_nor~68'" {  } { { "D:/codelock/db/codelock_cmp.qrpt" "" { Report "D:/codelock/db/codelock_cmp.qrpt" Compiler "codelock" "UNKNOWN" "V1" "D:/codelock/db/codelock.quartus_db" { Floorplan "D:/codelock/" "" "0.510 ns" { compare8:inst3|reduce_nor~64 compare8:inst3|reduce_nor~68 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.229 ns) + CELL(0.568 ns) 2.483 ns cnt10:inst5\|cout2 4 REG LAB_X1_Y17 5 " "Info: 4: + IC(0.229 ns) + CELL(0.568 ns) = 2.483 ns; Loc. = LAB_X1_Y17; Fanout = 5; REG Node = 'cnt10:inst5\|cout2'" {  } { { "D:/codelock/db/codelock_cmp.qrpt" "" { Report "D:/codelock/db/codelock_cmp.qrpt" Compiler "codelock" "UNKNOWN" "V1" "D:/codelock/db/codelock.quartus_db" { Floorplan "D:/codelock/" "" "0.797 ns" { compare8:inst3|reduce_nor~68 cnt10:inst5|cout2 } "NODE_NAME" } "" } } { "cnt10.vhd" "" { Text "D:/codelock/cnt10.vhd" 7 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.110 ns 44.70 % " "Info: Total cell delay = 1.110 ns ( 44.70 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.373 ns 55.30 % " "Info: Total interconnect delay = 1.373 ns ( 55.30 % )" {  } {  } 0}  } { { "D:/codelock/db/codelock_cmp.qrpt" "" { Report "D:/codelock/db/codelock_cmp.qrpt" Compiler "codelock" "UNKNOWN" "V1" "D:/codelock/db/codelock.quartus_db" { Floorplan "D:/codelock/" "" "2.483 ns" { Reg1:inst|a[1] compare8:inst3|reduce_nor~64 compare8:inst3|reduce_nor~68 cnt10:inst5|cout2 } "NODE_NAME" } "" } }  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Info: Fitter placement operations ending: elapsed time is 00:00:00" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 1 " "Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 1%." {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Info: Fitter routing operations ending: elapsed time is 00:00:00" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Wed Dec 05 17:17:53 2007 " "Info: Processing ended: Wed Dec 05 17:17:53 2007" {  } {  } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:04 " "Info: Elapsed time: 00:00:04" {  } {  } 0}  } {  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -