⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 codeloc1k.fit.qmsg

📁 实现电子密码锁的各项功能,经过编译和仿真
💻 QMSG
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter Quartus II " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.0 Build 168 06/22/2005 Service Pack 1 SJ Full Version " "Info: Version 5.0 Build 168 06/22/2005 Service Pack 1 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Thu Dec 06 15:21:33 2007 " "Info: Processing started: Thu Dec 06 15:21:33 2007" {  } {  } 0}  } {  } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --read_settings_files=off --write_settings_files=off codeloc1k -c codeloc1k " "Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off codeloc1k -c codeloc1k" {  } {  } 0}
{ "Info" "IMPP_MPP_USER_DEVICE" "codeloc1k EP1C6Q240C6 " "Info: Selected device EP1C6Q240C6 for design \"codeloc1k\"" {  } {  } 0}
{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time" {  } {  } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1C12Q240C6 " "Info: Device EP1C12Q240C6 is compatible" {  } {  } 2}  } {  } 2}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1 MHz " "Info: Assuming a global fmax requirement of 1 MHz" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tsu " "Info: Not setting a global tsu requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tco " "Info: Not setting a global tco requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tpd " "Info: Not setting a global tpd requirement" {  } {  } 0}  } {  } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_GLOBAL_LINES_NEEDED_FOR_TORNADO_DQS" "0 " "Info: DQS I/O pins require 0 global routing resources." {  } {  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clk4 Global clock in PIN 153 " "Info: Automatically promoted signal \"clk4\" to use Global clock in PIN 153" {  } { { "codelock1.bdf" "" { Schematic "D:/codeloc1k/codelock1.bdf" { { 304 -120 48 320 "clk4" "" } } } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clk1 Global clock " "Info: Automatically promoted signal \"clk1\" to use Global clock" {  } { { "codelock1.bdf" "" { Schematic "D:/codeloc1k/codelock1.bdf" { { -8 -16 152 8 "clk1" "" } } } }  } 0}
{ "Info" "IFYGR_FYGR_PIN_USES_INTERNAL_GLOBAL" "clk1 " "Info: Pin \"clk1\" drives global clock, but is not placed in a dedicated clock pin position" {  } { { "codelock1.bdf" "" { Schematic "D:/codeloc1k/codelock1.bdf" { { -8 -16 152 8 "clk1" "" } } } } { "c:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "clk1" } } } } { "D:/codeloc1k/db/codeloc1k_cmp.qrpt" "" { Report "D:/codeloc1k/db/codeloc1k_cmp.qrpt" Compiler "codeloc1k" "UNKNOWN" "V1" "D:/codeloc1k/db/codeloc1k.quartus_db" { Floorplan "D:/codeloc1k/" "" "" { clk1 } "NODE_NAME" } "" } } { "D:/codeloc1k/codeloc1k.fld" "" { Floorplan "D:/codeloc1k/codeloc1k.fld" "" "" { clk1 } "NODE_NAME" } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL" "clk2 Global clock " "Info: Automatically promoted some destinations of signal \"clk2\" to use Global clock" { { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "cnt1:inst13\|ccout " "Info: Destination \"cnt1:inst13\|ccout\" may be non-global or may not use global clock" {  } { { "cnt1.vhd" "" { Text "D:/codeloc1k/cnt1.vhd" 7 -1 0 } }  } 0} { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "inst10 " "Info: Destination \"inst10\" may be non-global or may not use global clock" {  } { { "codelock1.bdf" "" { Schematic "D:/codeloc1k/codelock1.bdf" { { -8 744 808 40 "inst10" "" } } } }  } 0}  } { { "codelock1.bdf" "" { Schematic "D:/codeloc1k/codelock1.bdf" { { 152 -32 136 168 "clk2" "" } { -8 712 744 8 "clk2" "" } { 160 120 136 240 "clk2" "" } } } }  } 0}
{ "Info" "IFYGR_FYGR_PIN_USES_INTERNAL_GLOBAL" "clk2 " "Info: Pin \"clk2\" drives global clock, but is not placed in a dedicated clock pin position" {  } { { "codelock1.bdf" "" { Schematic "D:/codeloc1k/codelock1.bdf" { { 152 -32 136 168 "clk2" "" } { -8 712 744 8 "clk2" "" } { 160 120 136 240 "clk2" "" } } } } { "c:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "clk2" } } } } { "D:/codeloc1k/db/codeloc1k_cmp.qrpt" "" { Report "D:/codeloc1k/db/codeloc1k_cmp.qrpt" Compiler "codeloc1k" "UNKNOWN" "V1" "D:/codeloc1k/db/codeloc1k.quartus_db" { Floorplan "D:/codeloc1k/" "" "" { clk2 } "NODE_NAME" } "" } } { "D:/codeloc1k/codeloc1k.fld" "" { Floorplan "D:/codeloc1k/codeloc1k.fld" "" "" { clk2 } "NODE_NAME" } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL" "cnt10:inst5\|cout2 Global clock " "Info: Automatically promoted some destinations of signal \"cnt10:inst5\|cout2\" to use Global clock" { { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "compare8:inst3\|fa~3 " "Info: Destination \"compare8:inst3\|fa~3\" may be non-global or may not use global clock" {  } { { "compare8.vhd" "" { Text "D:/codeloc1k/compare8.vhd" 6 -1 0 } }  } 0} { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "compare8:inst3\|fb~10 " "Info: Destination \"compare8:inst3\|fb~10\" may be non-global or may not use global clock" {  } { { "compare8.vhd" "" { Text "D:/codeloc1k/compare8.vhd" 7 -1 0 } }  } 0} { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "cnt30:inst6\|cout3 " "Info: Destination \"cnt30:inst6\|cout3\" may be non-global or may not use global clock" {  } { { "cnt30.vhd" "" { Text "D:/codeloc1k/cnt30.vhd" 7 -1 0 } }  } 0} { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "inst9 " "Info: Destination \"inst9\" may be non-global or may not use global clock" {  } { { "codelock1.bdf" "" { Schematic "D:/codeloc1k/codelock1.bdf" { { 376 320 384 424 "inst9" "" } } } }  } 0} { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "cnt30:inst6\|d_temp\[4\]~4 " "Info: Destination \"cnt30:inst6\|d_temp\[4\]~4\" may be non-global or may not use global clock" {  } { { "cnt30.vhd" "" { Text "D:/codeloc1k/cnt30.vhd" 11 -1 0 } }  } 0}  } { { "cnt10.vhd" "" { Text "D:/codeloc1k/cnt10.vhd" 7 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_START_FYGR_REGPACKING_INFO" "" "Info: Starting register packing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Info: Started Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Info: Finished Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" {  } {  } 0}
{ "Info" "IFSAC_FSAC_START_LUT_IO_RAM_PACKING" "" "Info: Moving registers into I/O cells, LUTs, and RAM blocks to improve timing and density" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_LUT_IO_RAM_PACKING" "" "Info: Finished moving registers into I/O cells, LUTs, and RAM blocks" {  } {  } 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:00 " "Info: Fitter placement preparation operations ending: elapsed time is 00:00:00" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" {  } {  } 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "2.081 ns register register " "Info: Estimated most critical path is register to register delay of 2.081 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns cnt30:inst6\|d_temp\[4\] 1 REG LAB_X1_Y15 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X1_Y15; Fanout = 4; REG Node = 'cnt30:inst6\|d_temp\[4\]'" {  } { { "D:/codeloc1k/db/codeloc1k_cmp.qrpt" "" { Report "D:/codeloc1k/db/codeloc1k_cmp.qrpt" Compiler "codeloc1k" "UNKNOWN" "V1" "D:/codeloc1k/db/codeloc1k.quartus_db" { Floorplan "D:/codeloc1k/" "" "" { cnt30:inst6|d_temp[4] } "NODE_NAME" } "" } } { "cnt30.vhd" "" { Text "D:/codeloc1k/cnt30.vhd" 11 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.115 ns) + CELL(0.454 ns) 0.569 ns cnt30:inst6\|LessThan~58 2 COMB LAB_X1_Y15 1 " "Info: 2: + IC(0.115 ns) + CELL(0.454 ns) = 0.569 ns; Loc. = LAB_X1_Y15; Fanout = 1; COMB Node = 'cnt30:inst6\|LessThan~58'" {  } { { "D:/codeloc1k/db/codeloc1k_cmp.qrpt" "" { Report "D:/codeloc1k/db/codeloc1k_cmp.qrpt" Compiler "codeloc1k" "UNKNOWN" "V1" "D:/codeloc1k/db/codeloc1k.quartus_db" { Floorplan "D:/codeloc1k/" "" "0.569 ns" { cnt30:inst6|d_temp[4] cnt30:inst6|LessThan~58 } "NODE_NAME" } "" } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.170 ns) + CELL(0.340 ns) 1.079 ns cnt30:inst6\|d_temp\[4\]~4 3 COMB LAB_X1_Y15 5 " "Info: 3: + IC(0.170 ns) + CELL(0.340 ns) = 1.079 ns; Loc. = LAB_X1_Y15; Fanout = 5; COMB Node = 'cnt30:inst6\|d_temp\[4\]~4'" {  } { { "D:/codeloc1k/db/codeloc1k_cmp.qrpt" "" { Report "D:/codeloc1k/db/codeloc1k_cmp.qrpt" Compiler "codeloc1k" "UNKNOWN" "V1" "D:/codeloc1k/db/codeloc1k.quartus_db" { Floorplan "D:/codeloc1k/" "" "0.510 ns" { cnt30:inst6|LessThan~58 cnt30:inst6|d_temp[4]~4 } "NODE_NAME" } "" } } { "cnt30.vhd" "" { Text "D:/codeloc1k/cnt30.vhd" 11 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(0.335 ns) + CELL(0.667 ns) 2.081 ns cnt30:inst6\|d_temp\[4\] 4 REG LAB_X1_Y15 4 " "Info: 4: + IC(0.335 ns) + CELL(0.667 ns) = 2.081 ns; Loc. = LAB_X1_Y15; Fanout = 4; REG Node = 'cnt30:inst6\|d_temp\[4\]'" {  } { { "D:/codeloc1k/db/codeloc1k_cmp.qrpt" "" { Report "D:/codeloc1k/db/codeloc1k_cmp.qrpt" Compiler "codeloc1k" "UNKNOWN" "V1" "D:/codeloc1k/db/codeloc1k.quartus_db" { Floorplan "D:/codeloc1k/" "" "1.002 ns" { cnt30:inst6|d_temp[4]~4 cnt30:inst6|d_temp[4] } "NODE_NAME" } "" } } { "cnt30.vhd" "" { Text "D:/codeloc1k/cnt30.vhd" 11 -1 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.461 ns 70.21 % " "Info: Total cell delay = 1.461 ns ( 70.21 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.620 ns 29.79 % " "Info: Total interconnect delay = 0.620 ns ( 29.79 % )" {  } {  } 0}  } { { "D:/codeloc1k/db/codeloc1k_cmp.qrpt" "" { Report "D:/codeloc1k/db/codeloc1k_cmp.qrpt" Compiler "codeloc1k" "UNKNOWN" "V1" "D:/codeloc1k/db/codeloc1k.quartus_db" { Floorplan "D:/codeloc1k/" "" "2.081 ns" { cnt30:inst6|d_temp[4] cnt30:inst6|LessThan~58 cnt30:inst6|d_temp[4]~4 cnt30:inst6|d_temp[4] } "NODE_NAME" } "" } }  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:00 " "Info: Fitter placement operations ending: elapsed time is 00:00:00" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 1 " "Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 1%." {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Info: Fitter routing operations ending: elapsed time is 00:00:00" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Thu Dec 06 15:21:36 2007 " "Info: Processing ended: Thu Dec 06 15:21:36 2007" {  } {  } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:04 " "Info: Elapsed time: 00:00:04" {  } {  } 0}  } {  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -