⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 codeloc1k.map.qmsg

📁 实现电子密码锁的各项功能,经过编译和仿真
💻 QMSG
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus II " "Info: Running Quartus II Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.0 Build 168 06/22/2005 Service Pack 1 SJ Full Version " "Info: Version 5.0 Build 168 06/22/2005 Service Pack 1 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Thu Dec 06 15:21:29 2007 " "Info: Processing started: Thu Dec 06 15:21:29 2007" {  } {  } 0}  } {  } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off codeloc1k -c codeloc1k " "Info: Command: quartus_map --read_settings_files=on --write_settings_files=off codeloc1k -c codeloc1k" {  } {  } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "Reg2.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file Reg2.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 Reg2-two " "Info: Found design unit 1: Reg2-two" {  } { { "Reg2.vhd" "" { Text "D:/codeloc1k/Reg2.vhd" 8 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 Reg2 " "Info: Found entity 1: Reg2" {  } { { "Reg2.vhd" "" { Text "D:/codeloc1k/Reg2.vhd" 3 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "police111.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file police111.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 police111-one " "Info: Found design unit 1: police111-one" {  } { { "police111.vhd" "" { Text "D:/codeloc1k/police111.vhd" 8 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 police111 " "Info: Found entity 1: police111" {  } { { "police111.vhd" "" { Text "D:/codeloc1k/police111.vhd" 3 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "codelock1.bdf 1 1 " "Info: Found 1 design units, including 1 entities, in source file codelock1.bdf" { { "Info" "ISGN_ENTITY_NAME" "1 codelock1 " "Info: Found entity 1: codelock1" {  } { { "codelock1.bdf" "" { Schematic "D:/codeloc1k/codelock1.bdf" { } } }  } 0}  } {  } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "cnt1.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file cnt1.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 cnt1-one " "Info: Found design unit 1: cnt1-one" {  } { { "cnt1.vhd" "" { Text "D:/codeloc1k/cnt1.vhd" 10 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 cnt1 " "Info: Found entity 1: cnt1" {  } { { "cnt1.vhd" "" { Text "D:/codeloc1k/cnt1.vhd" 4 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_START_ELABORATION_TOP" "codelock1 " "Info: Elaborating entity \"codelock1\" for the top level hierarchy" {  } {  } 0}
{ "Info" "ISGN_SEARCH_FILE" "compare8.vhd 2 1 " "Info: Using design file compare8.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 compare8-three " "Info: Found design unit 1: compare8-three" {  } { { "compare8.vhd" "" { Text "D:/codeloc1k/compare8.vhd" 9 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 compare8 " "Info: Found entity 1: compare8" {  } { { "compare8.vhd" "" { Text "D:/codeloc1k/compare8.vhd" 3 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "compare8 compare8:inst3 " "Info: Elaborating entity \"compare8\" for hierarchy \"compare8:inst3\"" {  } { { "codelock1.bdf" "inst3" { Schematic "D:/codeloc1k/codelock1.bdf" { { 120 520 616 216 "inst3" "" } } } }  } 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "test compare8.vhd(13) " "Warning: VHDL Process Statement warning at compare8.vhd(13): signal \"test\" is read inside the Process Statement but isn't in the Process Statement's sensivitity list" {  } { { "compare8.vhd" "" { Text "D:/codeloc1k/compare8.vhd" 13 0 0 } }  } 0}
{ "Info" "ISGN_SEARCH_FILE" "cnt10.vhd 2 1 " "Info: Using design file cnt10.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 cnt10-five " "Info: Found design unit 1: cnt10-five" {  } { { "cnt10.vhd" "" { Text "D:/codeloc1k/cnt10.vhd" 9 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 cnt10 " "Info: Found entity 1: cnt10" {  } { { "cnt10.vhd" "" { Text "D:/codeloc1k/cnt10.vhd" 4 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "cnt10 cnt10:inst5 " "Info: Elaborating entity \"cnt10\" for hierarchy \"cnt10:inst5\"" {  } { { "codelock1.bdf" "inst5" { Schematic "D:/codeloc1k/codelock1.bdf" { { 368 512 608 464 "inst5" "" } } } }  } 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "c_temp cnt10.vhd(30) " "Warning: VHDL Process Statement warning at cnt10.vhd(30): signal \"c_temp\" is read inside the Process Statement but isn't in the Process Statement's sensivitity list" {  } { { "cnt10.vhd" "" { Text "D:/codeloc1k/cnt10.vhd" 30 0 0 } }  } 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "cout2_temp cnt10.vhd(31) " "Warning: VHDL Process Statement warning at cnt10.vhd(31): signal \"cout2_temp\" is read inside the Process Statement but isn't in the Process Statement's sensivitity list" {  } { { "cnt10.vhd" "" { Text "D:/codeloc1k/cnt10.vhd" 31 0 0 } }  } 0}
{ "Info" "ISGN_SEARCH_FILE" "or88.vhd 2 1 " "Info: Using design file or88.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 or88-bhv " "Info: Found design unit 1: or88-bhv" {  } { { "or88.vhd" "" { Text "D:/codeloc1k/or88.vhd" 9 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 or88 " "Info: Found entity 1: or88" {  } { { "or88.vhd" "" { Text "D:/codeloc1k/or88.vhd" 4 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "or88 or88:inst2 " "Info: Elaborating entity \"or88\" for hierarchy \"or88:inst2\"" {  } { { "codelock1.bdf" "inst2" { Schematic "D:/codeloc1k/codelock1.bdf" { { 360 128 264 456 "inst2" "" } } } }  } 0}
{ "Info" "ISGN_SEARCH_FILE" "compa.vhd 2 1 " "Info: Using design file compa.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 compa-compare_arc " "Info: Found design unit 1: compa-compare_arc" {  } { { "compa.vhd" "" { Text "D:/codeloc1k/compa.vhd" 8 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 compa " "Info: Found entity 1: compa" {  } { { "compa.vhd" "" { Text "D:/codeloc1k/compa.vhd" 3 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "compa compa:inst4 " "Info: Elaborating entity \"compa\" for hierarchy \"compa:inst4\"" {  } { { "codelock1.bdf" "inst4" { Schematic "D:/codeloc1k/codelock1.bdf" { { -16 504 632 80 "inst4" "" } } } }  } 0}
{ "Info" "ISGN_SEARCH_FILE" "Reg1.vhd 2 1 " "Info: Using design file Reg1.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 Reg1-one " "Info: Found design unit 1: Reg1-one" {  } { { "Reg1.vhd" "" { Text "D:/codeloc1k/Reg1.vhd" 8 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 Reg1 " "Info: Found entity 1: Reg1" {  } { { "Reg1.vhd" "" { Text "D:/codeloc1k/Reg1.vhd" 3 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "Reg1 Reg1:inst " "Info: Elaborating entity \"Reg1\" for hierarchy \"Reg1:inst\"" {  } { { "codelock1.bdf" "inst" { Schematic "D:/codeloc1k/codelock1.bdf" { { 40 208 328 136 "inst" "" } } } }  } 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "Reg2 Reg2:inst1 " "Info: Elaborating entity \"Reg2\" for hierarchy \"Reg2:inst1\"" {  } { { "codelock1.bdf" "inst1" { Schematic "D:/codeloc1k/codelock1.bdf" { { 192 200 344 288 "inst1" "" } } } }  } 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "police111 police111:inst12 " "Info: Elaborating entity \"police111\" for hierarchy \"police111:inst12\"" {  } { { "codelock1.bdf" "inst12" { Schematic "D:/codeloc1k/codelock1.bdf" { { 368 1288 1400 464 "inst12" "" } } } }  } 0}
{ "Info" "ISGN_SEARCH_FILE" "cnt30.vhd 2 1 " "Info: Using design file cnt30.vhd, which is not specified as a design file for the current project, but contains definitions for 2 design units and 1 entities in project" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 cnt30-six " "Info: Found design unit 1: cnt30-six" {  } { { "cnt30.vhd" "" { Text "D:/codeloc1k/cnt30.vhd" 9 -1 0 } }  } 0} { "Info" "ISGN_ENTITY_NAME" "1 cnt30 " "Info: Found entity 1: cnt30" {  } { { "cnt30.vhd" "" { Text "D:/codeloc1k/cnt30.vhd" 4 -1 0 } }  } 0}  } {  } 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "cnt30 cnt30:inst6 " "Info: Elaborating entity \"cnt30\" for hierarchy \"cnt30:inst6\"" {  } { { "codelock1.bdf" "inst6" { Schematic "D:/codeloc1k/codelock1.bdf" { { 368 776 872 464 "inst6" "" } } } }  } 0}
{ "Info" "IVRFX_VRFC_OBJECT_DECLARED_NOT_USED" "cout3_temp cnt30.vhd(10) " "Info: (10035) Verilog HDL or VHDL information at cnt30.vhd(10): object \"cout3_temp\" declared but not used" {  } { { "cnt30.vhd" "" { Text "D:/codeloc1k/cnt30.vhd" 10 0 0 } }  } 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "d_temp cnt30.vhd(24) " "Warning: VHDL Process Statement warning at cnt30.vhd(24): signal \"d_temp\" is read inside the Process Statement but isn't in the Process Statement's sensivitity list" {  } { { "cnt30.vhd" "" { Text "D:/codeloc1k/cnt30.vhd" 24 0 0 } }  } 0}
{ "Info" "ISGN_START_ELABORATION_HIERARCHY" "cnt1 cnt1:inst13 " "Info: Elaborating entity \"cnt1\" for hierarchy \"cnt1:inst13\"" {  } { { "codelock1.bdf" "inst13" { Schematic "D:/codeloc1k/codelock1.bdf" { { -48 888 1016 48 "inst13" "" } } } }  } 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "clr cnt1.vhd(14) " "Warning: VHDL Process Statement warning at cnt1.vhd(14): signal \"clr\" is read inside the Process Statement but isn't in the Process Statement's sensivitity list" {  } { { "cnt1.vhd" "" { Text "D:/codeloc1k/cnt1.vhd" 14 0 0 } }  } 0}
{ "Warning" "WCDB_SGATE_CDB_WARN_TRIVIAL_REG" "cnt1:inst13\|qqout\[1\]~reg0 data_in GND " "Warning: Reduced register \"cnt1:inst13\|qqout\[1\]~reg0\" with stuck data_in port to stuck value GND" {  } { { "cnt1.vhd" "" { Text "D:/codeloc1k/cnt1.vhd" 8 -1 0 } }  } 0}
{ "Info" "ISCL_SCL_TM_SUMMARY" "78 " "Info: Implemented 78 device resources after synthesis - the final resource count might be different" { { "Info" "ISCL_SCL_TM_IPINS" "20 " "Info: Implemented 20 input pins" {  } {  } 0} { "Info" "ISCL_SCL_TM_OPINS" "12 " "Info: Implemented 12 output pins" {  } {  } 0} { "Info" "ISCL_SCL_TM_LCELLS" "46 " "Info: Implemented 46 logic cells" {  } {  } 0}  } {  } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 6 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 6 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Thu Dec 06 15:21:31 2007 " "Info: Processing ended: Thu Dec 06 15:21:31 2007" {  } {  } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:03 " "Info: Elapsed time: 00:00:03" {  } {  } 0}  } {  } 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -