ds1307_lcd.tan.rpt

来自「通过IIC总线读写实时时钟DS1307」· RPT 代码 · 共 310 行 · 第 1/5 页

RPT
310
字号
Classic Timing Analyzer report for DS1307_LCD
Fri Oct 24 13:17:01 2008
Quartus II Version 8.0 Build 215 05/29/2008 SJ Web Edition


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Timing Analyzer Summary
  3. Timing Analyzer Settings
  4. Clock Settings Summary
  5. Clock Setup: 'clk'
  6. Clock Hold: 'clk'
  7. tsu
  8. tco
  9. th
 10. Timing Analyzer Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2008 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files from any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary                                                                                                                                                                                                    ;
+------------------------------+------------------------------------------+---------------+----------------------------------+------------------------------+-------------------------+------------+----------+--------------+
; Type                         ; Slack                                    ; Required Time ; Actual Time                      ; From                         ; To                      ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+------------------------------------------+---------------+----------------------------------+------------------------------+-------------------------+------------+----------+--------------+
; Worst-case tsu               ; N/A                                      ; None          ; 11.545 ns                        ; sda                          ; DS1307:inst2|sda_buf    ; --         ; clk      ; 0            ;
; Worst-case tco               ; N/A                                      ; None          ; 15.738 ns                        ; lcd12864:inst|data[2]        ; data[2]                 ; clk        ; --       ; 0            ;
; Worst-case th                ; N/A                                      ; None          ; 5.028 ns                         ; rst_n                        ; lcd12864:inst|data[1]   ; --         ; clk      ; 0            ;
; Clock Setup: 'clk'           ; N/A                                      ; None          ; 78.25 MHz ( period = 12.780 ns ) ; lcd12864:inst|column_cnt[3]  ; lcd12864:inst|data[3]   ; clk        ; clk      ; 0            ;
; Clock Hold: 'clk'            ; Not operational: Clock Skew > Data Delay ; None          ; N/A                              ; DS1307:inst2|readData_reg[7] ; DS1307:inst2|out_sec[7] ; clk        ; clk      ; 24           ;
; Total number of failed paths ;                                          ;               ;                                  ;                              ;                         ;            ;          ; 24           ;
+------------------------------+------------------------------------------+---------------+----------------------------------+------------------------------+-------------------------+------------+----------+--------------+


+--------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings                                                                                           ;
+---------------------------------------------------------------------+--------------------+------+----+-------------+
; Option                                                              ; Setting            ; From ; To ; Entity Name ;
+---------------------------------------------------------------------+--------------------+------+----+-------------+
; Device Name                                                         ; EP2C8Q208C8        ;      ;    ;             ;
; Timing Models                                                       ; Final              ;      ;    ;             ;
; Default hold multicycle                                             ; Same as Multicycle ;      ;    ;             ;

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?