⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 blocking.syr

📁 blocking fuzhi and non_blocking
💻 SYR
字号:
Release 7.1.04i - xst H.42Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.17 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.17 s | Elapsed : 0.00 / 0.00 s --> Reading design: blocking.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : "blocking.prj"Input Format                       : mixedIgnore Synthesis Constraint File   : NO---- Target ParametersOutput File Name                   : "blocking"Output Format                      : NGCTarget Device                      : xcv100-5-pq240---- Source OptionsTop Module Name                    : blockingAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : lutAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 100Add Generic Clock Buffer(BUFG)     : 4Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : /Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : blocking.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESsafe_implementation                : NoOptimize Instantiated Primitives   : NOtristate2logic                     : Yesuse_clock_enable                   : Yesuse_sync_set                       : Yesuse_sync_reset                     : Yesenable_auto_floorplanning          : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling verilog file "blocking.v"Module <blocking> compiledNo errors in compilationAnalysis of file <"blocking.prj"> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <blocking>.Module <blocking> is correct for synthesis. =========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <blocking>.    Related source file is "blocking.v".    Register <c> equivalent to <b> has been removed    Found 4-bit register for signal <b>.    Summary:	inferred   4 D-type flip-flop(s).Unit <blocking> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Registers                        : 1 4-bit register                    : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <blocking> ...Loading device for application Rf_Device from file 'v100.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block blocking, actual ratio is 0.FlipFlop b_3 has been replicated 1 time(s) to handle iob=true attribute.FlipFlop b_2 has been replicated 1 time(s) to handle iob=true attribute.FlipFlop b_1 has been replicated 1 time(s) to handle iob=true attribute.FlipFlop b_0 has been replicated 1 time(s) to handle iob=true attribute.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : blocking.ngrTop Level Output File Name         : blockingOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 13Macro Statistics :# Registers                        : 1#      4-bit register              : 1Cell Usage :# FlipFlops/Latches                : 8#      FD                          : 8# Clock Buffers                    : 1#      BUFGP                       : 1# IO Buffers                       : 12#      IBUF                        : 4#      OBUF                        : 8=========================================================================Device utilization summary:---------------------------Selected Device : v100pq240-5  Number of Slices:                       5  out of   1200     0%   Number of Slice Flip Flops:             8  out of   2400     0%   Number of bonded IOBs:                 13  out of    170     7%   Number of GCLKs:                        1  out of      4    25%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | BUFGP                  | 8     |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -5   Minimum period: No path found   Minimum input arrival time before clock: 2.866ns   Maximum output required time after clock: 7.511ns   Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)=========================================================================Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'  Total number of paths / destination ports: 8 / 8-------------------------------------------------------------------------Offset:              2.866ns (Levels of Logic = 1)  Source:            a<3> (PAD)  Destination:       b_3 (FF)  Destination Clock: clk rising  Data Path: a<3> to b_3                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IBUF:I->O             2   0.860   1.340  a_3_IBUF (a_3_IBUF)     FD:D                      0.666          b_3    ----------------------------------------    Total                      2.866ns (1.526ns logic, 1.340ns route)                                       (53.2% logic, 46.8% route)=========================================================================Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'  Total number of paths / destination ports: 8 / 8-------------------------------------------------------------------------Offset:              7.511ns (Levels of Logic = 1)  Source:            b_3_1 (FF)  Destination:       b<3> (PAD)  Source Clock:      clk rising  Data Path: b_3_1 to b<3>                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FD:C->Q               1   1.193   1.150  b_3_1 (b_3_1)     OBUF:I->O                 5.168          b_3_OBUF (b<3>)    ----------------------------------------    Total                      7.511ns (6.361ns logic, 1.150ns route)                                       (84.7% logic, 15.3% route)=========================================================================CPU : 1.50 / 1.70 s | Elapsed : 1.00 / 1.00 s --> Total memory usage is 85736 kilobytesNumber of errors   :    0 (   0 filtered)Number of warnings :    0 (   0 filtered)Number of infos    :    0 (   0 filtered)

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -