📄 prev_cmp_seg7led.tan.qmsg
字号:
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "1 " "Warning: Found 1 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "int_div:inst5\|div_out " "Info: Detected ripple clock \"int_div:inst5\|div_out\" as buffer" { } { { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 4 -1 0 } } { "g:/altera/72/quartus/bin/Assignment Editor.qase" "" { Assignment "g:/altera/72/quartus/bin/Assignment Editor.qase" 1 { { 0 "int_div:inst5\|div_out" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} } { } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk register int_div:inst5\|clk_div\[8\] register int_div:inst5\|clk_div\[5\] 150.92 MHz 6.626 ns Internal " "Info: Clock \"clk\" has Internal fmax of 150.92 MHz between source register \"int_div:inst5\|clk_div\[8\]\" and destination register \"int_div:inst5\|clk_div\[5\]\" (period= 6.626 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "6.394 ns + Longest register register " "Info: + Longest register to register delay is 6.394 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns int_div:inst5\|clk_div\[8\] 1 REG LC_X12_Y12_N2 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X12_Y12_N2; Fanout = 4; REG Node = 'int_div:inst5\|clk_div\[8\]'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { int_div:inst5|clk_div[8] } "NODE_NAME" } } { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 11 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.239 ns) + CELL(0.442 ns) 1.681 ns int_div:inst5\|LessThan0~562 2 COMB LC_X12_Y13_N2 1 " "Info: 2: + IC(1.239 ns) + CELL(0.442 ns) = 1.681 ns; Loc. = LC_X12_Y13_N2; Fanout = 1; COMB Node = 'int_div:inst5\|LessThan0~562'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.681 ns" { int_div:inst5|clk_div[8] int_div:inst5|LessThan0~562 } "NODE_NAME" } } { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 13 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.265 ns) + CELL(0.292 ns) 3.238 ns int_div:inst5\|LessThan0~564 3 COMB LC_X12_Y10_N9 1 " "Info: 3: + IC(1.265 ns) + CELL(0.292 ns) = 3.238 ns; Loc. = LC_X12_Y10_N9; Fanout = 1; COMB Node = 'int_div:inst5\|LessThan0~564'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.557 ns" { int_div:inst5|LessThan0~562 int_div:inst5|LessThan0~564 } "NODE_NAME" } } { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 13 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.448 ns) + CELL(0.292 ns) 3.978 ns int_div:inst5\|LessThan0~565 4 COMB LC_X12_Y10_N8 33 " "Info: 4: + IC(0.448 ns) + CELL(0.292 ns) = 3.978 ns; Loc. = LC_X12_Y10_N8; Fanout = 33; COMB Node = 'int_div:inst5\|LessThan0~565'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.740 ns" { int_div:inst5|LessThan0~564 int_div:inst5|LessThan0~565 } "NODE_NAME" } } { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 13 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.304 ns) + CELL(1.112 ns) 6.394 ns int_div:inst5\|clk_div\[5\] 5 REG LC_X12_Y13_N9 3 " "Info: 5: + IC(1.304 ns) + CELL(1.112 ns) = 6.394 ns; Loc. = LC_X12_Y13_N9; Fanout = 3; REG Node = 'int_div:inst5\|clk_div\[5\]'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.416 ns" { int_div:inst5|LessThan0~565 int_div:inst5|clk_div[5] } "NODE_NAME" } } { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 11 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.138 ns ( 33.44 % ) " "Info: Total cell delay = 2.138 ns ( 33.44 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.256 ns ( 66.56 % ) " "Info: Total interconnect delay = 4.256 ns ( 66.56 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "6.394 ns" { int_div:inst5|clk_div[8] int_div:inst5|LessThan0~562 int_div:inst5|LessThan0~564 int_div:inst5|LessThan0~565 int_div:inst5|clk_div[5] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "6.394 ns" { int_div:inst5|clk_div[8] {} int_div:inst5|LessThan0~562 {} int_div:inst5|LessThan0~564 {} int_div:inst5|LessThan0~565 {} int_div:inst5|clk_div[5] {} } { 0.000ns 1.239ns 1.265ns 0.448ns 1.304ns } { 0.000ns 0.442ns 0.292ns 0.292ns 1.112ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.029 ns - Smallest " "Info: - Smallest clock skew is 0.029 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 2.954 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 2.954 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_28 48 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_28; Fanout = 48; CLK Node = 'clk'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "seg7led.bdf" "" { Schematic "G:/Q71/verilog/seg7led/seg7led.bdf" { { 64 -16 152 80 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.774 ns) + CELL(0.711 ns) 2.954 ns int_div:inst5\|clk_div\[5\] 2 REG LC_X12_Y13_N9 3 " "Info: 2: + IC(0.774 ns) + CELL(0.711 ns) = 2.954 ns; Loc. = LC_X12_Y13_N9; Fanout = 3; REG Node = 'int_div:inst5\|clk_div\[5\]'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.485 ns" { clk int_div:inst5|clk_div[5] } "NODE_NAME" } } { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 11 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 73.80 % ) " "Info: Total cell delay = 2.180 ns ( 73.80 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.774 ns ( 26.20 % ) " "Info: Total interconnect delay = 0.774 ns ( 26.20 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk int_div:inst5|clk_div[5] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk {} clk~out0 {} int_div:inst5|clk_div[5] {} } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 2.925 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 2.925 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_28 48 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_28; Fanout = 48; CLK Node = 'clk'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "seg7led.bdf" "" { Schematic "G:/Q71/verilog/seg7led/seg7led.bdf" { { 64 -16 152 80 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.745 ns) + CELL(0.711 ns) 2.925 ns int_div:inst5\|clk_div\[8\] 2 REG LC_X12_Y12_N2 4 " "Info: 2: + IC(0.745 ns) + CELL(0.711 ns) = 2.925 ns; Loc. = LC_X12_Y12_N2; Fanout = 4; REG Node = 'int_div:inst5\|clk_div\[8\]'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.456 ns" { clk int_div:inst5|clk_div[8] } "NODE_NAME" } } { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 11 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 74.53 % ) " "Info: Total cell delay = 2.180 ns ( 74.53 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.745 ns ( 25.47 % ) " "Info: Total interconnect delay = 0.745 ns ( 25.47 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.925 ns" { clk int_div:inst5|clk_div[8] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.925 ns" { clk {} clk~out0 {} int_div:inst5|clk_div[8] {} } { 0.000ns 0.000ns 0.745ns } { 0.000ns 1.469ns 0.711ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk int_div:inst5|clk_div[5] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk {} clk~out0 {} int_div:inst5|clk_div[5] {} } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } } { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.925 ns" { clk int_div:inst5|clk_div[8] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.925 ns" { clk {} clk~out0 {} int_div:inst5|clk_div[8] {} } { 0.000ns 0.000ns 0.745ns } { 0.000ns 1.469ns 0.711ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" { } { { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 11 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.037 ns + " "Info: + Micro setup delay of destination is 0.037 ns" { } { { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 11 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "6.394 ns" { int_div:inst5|clk_div[8] int_div:inst5|LessThan0~562 int_div:inst5|LessThan0~564 int_div:inst5|LessThan0~565 int_div:inst5|clk_div[5] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "6.394 ns" { int_div:inst5|clk_div[8] {} int_div:inst5|LessThan0~562 {} int_div:inst5|LessThan0~564 {} int_div:inst5|LessThan0~565 {} int_div:inst5|clk_div[5] {} } { 0.000ns 1.239ns 1.265ns 0.448ns 1.304ns } { 0.000ns 0.442ns 0.292ns 0.292ns 1.112ns } "" } } { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk int_div:inst5|clk_div[5] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk {} clk~out0 {} int_div:inst5|clk_div[5] {} } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } } { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.925 ns" { clk int_div:inst5|clk_div[8] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.925 ns" { clk {} clk~out0 {} int_div:inst5|clk_div[8] {} } { 0.000ns 0.000ns 0.745ns } { 0.000ns 1.469ns 0.711ns } "" } } } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}
{ "Info" "ITDB_TSU_RESULT" "segmain:inst1\|count\[6\] reset clk 9.773 ns register " "Info: tsu for register \"segmain:inst1\|count\[6\]\" (data pin = \"reset\", clock pin = \"clk\") is 9.773 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "12.698 ns + Longest pin register " "Info: + Longest pin to register delay is 12.698 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.475 ns) 1.475 ns reset 1 PIN PIN_61 31 " "Info: 1: + IC(0.000 ns) + CELL(1.475 ns) = 1.475 ns; Loc. = PIN_61; Fanout = 31; PIN Node = 'reset'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { reset } "NODE_NAME" } } { "seg7led.bdf" "" { Schematic "G:/Q71/verilog/seg7led/seg7led.bdf" { { 112 -16 152 128 "reset" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(10.111 ns) + CELL(1.112 ns) 12.698 ns segmain:inst1\|count\[6\] 2 REG LC_X34_Y17_N9 2 " "Info: 2: + IC(10.111 ns) + CELL(1.112 ns) = 12.698 ns; Loc. = LC_X34_Y17_N9; Fanout = 2; REG Node = 'segmain:inst1\|count\[6\]'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "11.223 ns" { reset segmain:inst1|count[6] } "NODE_NAME" } } { "segmain.v" "" { Text "G:/Q71/verilog/seg7led/segmain.v" 14 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.587 ns ( 20.37 % ) " "Info: Total cell delay = 2.587 ns ( 20.37 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "10.111 ns ( 79.63 % ) " "Info: Total interconnect delay = 10.111 ns ( 79.63 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "12.698 ns" { reset segmain:inst1|count[6] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "12.698 ns" { reset {} reset~out0 {} segmain:inst1|count[6] {} } { 0.000ns 0.000ns 10.111ns } { 0.000ns 1.475ns 1.112ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.037 ns + " "Info: + Micro setup delay of destination is 0.037 ns" { } { { "segmain.v" "" { Text "G:/Q71/verilog/seg7led/segmain.v" 14 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 2.962 ns - Shortest register " "Info: - Shortest clock path from clock \"clk\" to destination register is 2.962 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_28 48 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_28; Fanout = 48; CLK Node = 'clk'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "seg7led.bdf" "" { Schematic "G:/Q71/verilog/seg7led/seg7led.bdf" { { 64 -16 152 80 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.782 ns) + CELL(0.711 ns) 2.962 ns segmain:inst1\|count\[6\] 2 REG LC_X34_Y17_N9 2 " "Info: 2: + IC(0.782 ns) + CELL(0.711 ns) = 2.962 ns; Loc. = LC_X34_Y17_N9; Fanout = 2; REG Node = 'segmain:inst1\|count\[6\]'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.493 ns" { clk segmain:inst1|count[6] } "NODE_NAME" } } { "segmain.v" "" { Text "G:/Q71/verilog/seg7led/segmain.v" 14 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 73.60 % ) " "Info: Total cell delay = 2.180 ns ( 73.60 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.782 ns ( 26.40 % ) " "Info: Total interconnect delay = 0.782 ns ( 26.40 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.962 ns" { clk segmain:inst1|count[6] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.962 ns" { clk {} clk~out0 {} segmain:inst1|count[6] {} } { 0.000ns 0.000ns 0.782ns } { 0.000ns 1.469ns 0.711ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "12.698 ns" { reset segmain:inst1|count[6] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "12.698 ns" { reset {} reset~out0 {} segmain:inst1|count[6] {} } { 0.000ns 0.000ns 10.111ns } { 0.000ns 1.475ns 1.112ns } "" } } { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.962 ns" { clk segmain:inst1|count[6] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.962 ns" { clk {} clk~out0 {} segmain:inst1|count[6] {} } { 0.000ns 0.000ns 0.782ns } { 0.000ns 1.469ns 0.711ns } "" } } } 0 0 "tsu for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "clk 78leddata\[0\] lpm_counter0:inst\|lpm_counter:lpm_counter_component\|cntr_dth:auto_generated\|safe_q\[2\] 16.275 ns register " "Info: tco from clock \"clk\" to destination pin \"78leddata\[0\]\" through register \"lpm_counter0:inst\|lpm_counter:lpm_counter_component\|cntr_dth:auto_generated\|safe_q\[2\]\" is 16.275 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 8.275 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to source register is 8.275 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_28 48 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_28; Fanout = 48; CLK Node = 'clk'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "seg7led.bdf" "" { Schematic "G:/Q71/verilog/seg7led/seg7led.bdf" { { 64 -16 152 80 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.774 ns) + CELL(0.935 ns) 3.178 ns int_div:inst5\|div_out 2 REG LC_X12_Y13_N1 17 " "Info: 2: + IC(0.774 ns) + CELL(0.935 ns) = 3.178 ns; Loc. = LC_X12_Y13_N1; Fanout = 17; REG Node = 'int_div:inst5\|div_out'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.709 ns" { clk int_div:inst5|div_out } "NODE_NAME" } } { "int_div.v" "" { Text "G:/Q71/verilog/seg7led/int_div.v" 4 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.386 ns) + CELL(0.711 ns) 8.275 ns lpm_counter0:inst\|lpm_counter:lpm_counter_component\|cntr_dth:auto_generated\|safe_q\[2\] 3 REG LC_X33_Y16_N4 3 " "Info: 3: + IC(4.386 ns) + CELL(0.711 ns) = 8.275 ns; Loc. = LC_X33_Y16_N4; Fanout = 3; REG Node = 'lpm_counter0:inst\|lpm_counter:lpm_counter_component\|cntr_dth:auto_generated\|safe_q\[2\]'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.097 ns" { int_div:inst5|div_out lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] } "NODE_NAME" } } { "db/cntr_dth.tdf" "" { Text "G:/Q71/verilog/seg7led/db/cntr_dth.tdf" 163 8 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.115 ns ( 37.64 % ) " "Info: Total cell delay = 3.115 ns ( 37.64 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.160 ns ( 62.36 % ) " "Info: Total interconnect delay = 5.160 ns ( 62.36 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.275 ns" { clk int_div:inst5|div_out lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.275 ns" { clk {} clk~out0 {} int_div:inst5|div_out {} lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] {} } { 0.000ns 0.000ns 0.774ns 4.386ns } { 0.000ns 1.469ns 0.935ns 0.711ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" { } { { "db/cntr_dth.tdf" "" { Text "G:/Q71/verilog/seg7led/db/cntr_dth.tdf" 163 8 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "7.776 ns + Longest register pin " "Info: + Longest register to pin delay is 7.776 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lpm_counter0:inst\|lpm_counter:lpm_counter_component\|cntr_dth:auto_generated\|safe_q\[2\] 1 REG LC_X33_Y16_N4 3 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X33_Y16_N4; Fanout = 3; REG Node = 'lpm_counter0:inst\|lpm_counter:lpm_counter_component\|cntr_dth:auto_generated\|safe_q\[2\]'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] } "NODE_NAME" } } { "db/cntr_dth.tdf" "" { Text "G:/Q71/verilog/seg7led/db/cntr_dth.tdf" 163 8 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.234 ns) + CELL(0.442 ns) 1.676 ns segmain:inst1\|Mux1~13 2 COMB LC_X34_Y15_N8 1 " "Info: 2: + IC(1.234 ns) + CELL(0.442 ns) = 1.676 ns; Loc. = LC_X34_Y15_N8; Fanout = 1; COMB Node = 'segmain:inst1\|Mux1~13'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.676 ns" { lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] segmain:inst1|Mux1~13 } "NODE_NAME" } } { "segmain.v" "" { Text "G:/Q71/verilog/seg7led/segmain.v" 24 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.399 ns) + CELL(0.442 ns) 2.517 ns segmain:inst1\|Mux1~14 3 COMB LC_X34_Y15_N2 7 " "Info: 3: + IC(0.399 ns) + CELL(0.442 ns) = 2.517 ns; Loc. = LC_X34_Y15_N2; Fanout = 7; COMB Node = 'segmain:inst1\|Mux1~14'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.841 ns" { segmain:inst1|Mux1~13 segmain:inst1|Mux1~14 } "NODE_NAME" } } { "segmain.v" "" { Text "G:/Q71/verilog/seg7led/segmain.v" 24 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.166 ns) + CELL(0.442 ns) 4.125 ns segmain:inst1\|WideOr6~15 4 COMB LC_X34_Y14_N4 1 " "Info: 4: + IC(1.166 ns) + CELL(0.442 ns) = 4.125 ns; Loc. = LC_X34_Y14_N4; Fanout = 1; COMB Node = 'segmain:inst1\|WideOr6~15'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.608 ns" { segmain:inst1|Mux1~14 segmain:inst1|WideOr6~15 } "NODE_NAME" } } { "segmain.v" "" { Text "G:/Q71/verilog/seg7led/segmain.v" 51 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.527 ns) + CELL(2.124 ns) 7.776 ns 78leddata\[0\] 5 PIN PIN_162 0 " "Info: 5: + IC(1.527 ns) + CELL(2.124 ns) = 7.776 ns; Loc. = PIN_162; Fanout = 0; PIN Node = '78leddata\[0\]'" { } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "3.651 ns" { segmain:inst1|WideOr6~15 78leddata[0] } "NODE_NAME" } } { "seg7led.bdf" "" { Schematic "G:/Q71/verilog/seg7led/seg7led.bdf" { { 176 632 808 192 "78leddata\[7..0\]" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.450 ns ( 44.37 % ) " "Info: Total cell delay = 3.450 ns ( 44.37 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.326 ns ( 55.63 % ) " "Info: Total interconnect delay = 4.326 ns ( 55.63 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.776 ns" { lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] segmain:inst1|Mux1~13 segmain:inst1|Mux1~14 segmain:inst1|WideOr6~15 78leddata[0] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.776 ns" { lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] {} segmain:inst1|Mux1~13 {} segmain:inst1|Mux1~14 {} segmain:inst1|WideOr6~15 {} 78leddata[0] {} } { 0.000ns 1.234ns 0.399ns 1.166ns 1.527ns } { 0.000ns 0.442ns 0.442ns 0.442ns 2.124ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} } { { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "8.275 ns" { clk int_div:inst5|div_out lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "8.275 ns" { clk {} clk~out0 {} int_div:inst5|div_out {} lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] {} } { 0.000ns 0.000ns 0.774ns 4.386ns } { 0.000ns 1.469ns 0.935ns 0.711ns } "" } } { "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "g:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.776 ns" { lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] segmain:inst1|Mux1~13 segmain:inst1|Mux1~14 segmain:inst1|WideOr6~15 78leddata[0] } "NODE_NAME" } } { "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "g:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.776 ns" { lpm_counter0:inst|lpm_counter:lpm_counter_component|cntr_dth:auto_generated|safe_q[2] {} segmain:inst1|Mux1~13 {} segmain:inst1|Mux1~14 {} segmain:inst1|WideOr6~15 {} 78leddata[0] {} } { 0.000ns 1.234ns 0.399ns 1.166ns 1.527ns } { 0.000ns 0.442ns 0.442ns 0.442ns 2.124ns } "" } } } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0 "" 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -