📄 shuma_2dt.rpt
字号:
Project Information f:\vhdprograme\2weidongtai\shuma_2dt.rpt
MAX+plus II Compiler Report File
Version 10.12 09/21/2001
Compiled: 10/10/2008 09:46:59
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
SHUMA_2DT
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
shuma_2dt
EPM7128SLC84-6 4 14 0 18 1 14 %
User Pins: 4 14 0
Project Information f:\vhdprograme\2weidongtai\shuma_2dt.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Primitive 'out07' is stuck at GND
Warning: Primitive 'out15' is stuck at GND
Warning: Primitive 'out14' is stuck at GND
Warning: Primitive 'out13' is stuck at GND
Warning: Primitive 'out12' is stuck at GND
Project Information f:\vhdprograme\2weidongtai\shuma_2dt.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'clk' chosen for auto global Clock
Project Information f:\vhdprograme\2weidongtai\shuma_2dt.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
shuma_2dt@83 clk
shuma_2dt@12 data
shuma_2dt@74 en
shuma_2dt@44 out00
shuma_2dt@45 out01
shuma_2dt@46 out02
shuma_2dt@48 out03
shuma_2dt@49 out04
shuma_2dt@50 out05
shuma_2dt@51 out06
shuma_2dt@52 out07
shuma_2dt@33 out10
shuma_2dt@34 out11
shuma_2dt@35 out12
shuma_2dt@36 out13
shuma_2dt@37 out14
shuma_2dt@39 out15
shuma_2dt@73 reset
Project Information f:\vhdprograme\2weidongtai\shuma_2dt.rpt
** FILE HIERARCHY **
|lpm_add_sub:131|
|lpm_add_sub:131|addcore:adder|
|lpm_add_sub:131|addcore:adder|addcore:adder0|
|lpm_add_sub:131|altshift:result_ext_latency_ffs|
|lpm_add_sub:131|altshift:carry_ext_latency_ffs|
|lpm_add_sub:131|altshift:oflow_ext_latency_ffs|
Device-Specific Information: f:\vhdprograme\2weidongtai\shuma_2dt.rpt
shuma_2dt
***** Logic for device 'shuma_2dt' compiled without errors.
Device: EPM7128SLC84-6
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
MultiVolt I/O = OFF
R R R R R R R R R R R R R
E E E E E E E E E E E E E
S S S S S S S V S S S S S S
E E E E E E E C E E E V E E E
R R R R R R R C R R R C R R R
V V V V G V V V I G G G c G V V V C V V V
E E E E N E E E N N N N l N E E E I E E E
D D D D D D D D T D D D k D D D D O D D D
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
data | 12 74 | en
VCCIO | 13 73 | reset
#TDI | 14 72 | GND
RESERVED | 15 71 | #TDO
RESERVED | 16 70 | RESERVED
RESERVED | 17 69 | RESERVED
RESERVED | 18 68 | RESERVED
GND | 19 67 | RESERVED
RESERVED | 20 66 | VCCIO
RESERVED | 21 65 | RESERVED
RESERVED | 22 EPM7128SLC84-6 64 | RESERVED
#TMS | 23 63 | RESERVED
RESERVED | 24 62 | #TCK
RESERVED | 25 61 | RESERVED
VCCIO | 26 60 | RESERVED
RESERVED | 27 59 | GND
RESERVED | 28 58 | RESERVED
RESERVED | 29 57 | RESERVED
RESERVED | 30 56 | RESERVED
RESERVED | 31 55 | RESERVED
GND | 32 54 | RESERVED
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
o o o o o V o R R G V o o o G o o o o o V
u u u u u C u E E N C u u u N u u u u u C
t t t t t C t S S D C t t t D t t t t t C
1 1 1 1 1 I 1 E E I 0 0 0 0 0 0 0 0 I
0 1 2 3 4 O 5 R R N 0 1 2 3 4 5 6 7 O
V V T
E E
D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: f:\vhdprograme\2weidongtai\shuma_2dt.rpt
shuma_2dt
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 0/16( 0%) 1/ 8( 12%) 0/16( 0%) 0/36( 0%)
B: LC17 - LC32 0/16( 0%) 1/ 8( 12%) 0/16( 0%) 0/36( 0%)
C: LC33 - LC48 0/16( 0%) 1/ 8( 12%) 0/16( 0%) 0/36( 0%)
D: LC49 - LC64 10/16( 62%) 6/ 8( 75%) 4/16( 25%) 8/36( 22%)
E: LC65 - LC80 8/16( 50%) 8/ 8(100%) 0/16( 0%) 4/36( 11%)
F: LC81 - LC96 0/16( 0%) 1/ 8( 12%) 0/16( 0%) 0/36( 0%)
G: LC97 - LC112 0/16( 0%) 1/ 8( 12%) 0/16( 0%) 0/36( 0%)
H: LC113 - LC128 0/16( 0%) 2/ 8( 25%) 0/16( 0%) 0/36( 0%)
Total dedicated input pins used: 1/4 ( 25%)
Total I/O pins used: 21/64 ( 32%)
Total logic cells used: 18/128 ( 14%)
Total shareable expanders used: 1/128 ( 1%)
Total Turbo logic cells used: 18/128 ( 14%)
Total shareable expanders not available (n/a): 3/128 ( 2%)
Average fan-in: 4.11
Total fan-in: 74
Total input pins required: 4
Total fast input logic cells required: 0
Total output pins required: 14
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 18
Total flipflops required: 6
Total product terms required: 50
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 1
Synthesized logic cells: 0/ 128 ( 0%)
Device-Specific Information: f:\vhdprograme\2weidongtai\shuma_2dt.rpt
shuma_2dt
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
83 - - INPUT G 0 0 0 0 0 0 0 clk
12 (3) (A) INPUT 0 0 0 0 0 2 1 data
74 (117) (H) INPUT 0 0 0 0 0 2 4 en
73 (115) (H) INPUT 0 0 0 0 0 2 4 reset
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: f:\vhdprograme\2weidongtai\shuma_2dt.rpt
shuma_2dt
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
44 65 E OUTPUT t 0 0 0 0 4 0 0 out00
45 67 E OUTPUT t 0 0 0 0 4 0 0 out01
46 69 E OUTPUT t 0 0 0 0 4 0 0 out02
48 72 E OUTPUT t 0 0 0 0 4 0 0 out03
49 73 E OUTPUT t 0 0 0 0 4 0 0 out04
50 75 E OUTPUT t 0 0 0 0 4 0 0 out05
51 77 E OUTPUT t 0 0 0 0 4 0 0 out06
52 80 E OUTPUT t 0 0 0 0 0 0 0 out07
33 64 D FF + t ! 1 0 1 3 5 0 0 out10 (~23~1)
34 61 D FF + t 1 0 1 3 5 2 0 out11 (:23)
35 59 D OUTPUT t 0 0 0 0 0 0 0 out12
36 57 D OUTPUT t 0 0 0 0 0 0 0 out13
37 56 D OUTPUT t 0 0 0 0 0 0 0 out14
39 53 D OUTPUT t 0 0 0 0 0 0 0 out15
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: f:\vhdprograme\2weidongtai\shuma_2dt.rpt
shuma_2dt
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
- 54 D DFFE + t 1 0 0 2 4 9 4 cnt03 (:19)
- 50 D TFFE + t 0 0 0 2 4 9 3 cnt02 (:20)
(40) 51 D DFFE + t 0 0 0 2 3 9 4 cnt01 (:21)
- 52 D TFFE + t 1 0 1 3 4 9 4 cnt00 (:22)
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -