⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 key.fit.rpt

📁 关于地铁售票的一些功能 基于自动买票的VHDL设计程序 比较经典
💻 RPT
📖 第 1 页 / 共 4 页
字号:
; Name ; Pin Type ; Pad to Core 0 ;
+------+----------+---------------+
; a    ; Input    ; 0             ;
; b    ; Input    ; 0             ;
; c    ; Input    ; 0             ;
; d    ; Input    ; 0             ;
; e    ; Input    ; 0             ;
; f    ; Input    ; 0             ;
; g    ; Input    ; 0             ;
; h    ; Input    ; 0             ;
; aa   ; Output   ; --            ;
; bb   ; Output   ; --            ;
; cc   ; Output   ; --            ;
; dd   ; Output   ; --            ;
; ee   ; Output   ; --            ;
; ff   ; Output   ; --            ;
; gg   ; Output   ; --            ;
; hh   ; Output   ; --            ;
+------+----------+---------------+


+---------------------------------+
; Non-Global High Fan-Out Signals ;
+------+--------------------------+
; Name ; Fan-Out                  ;
+------+--------------------------+
; h    ; 1                        ;
; g    ; 1                        ;
; f    ; 1                        ;
; e    ; 1                        ;
; d    ; 1                        ;
; c    ; 1                        ;
; b    ; 1                        ;
; a    ; 1                        ;
+------+--------------------------+


+---------------------------------------------------+
; Interconnect Usage Summary                        ;
+----------------------------+----------------------+
; Interconnect Resource Type ; Usage                ;
+----------------------------+----------------------+
; C4s                        ; 17 / 2,870 ( < 1 % ) ;
; Direct links               ; 0 / 3,938 ( 0 % )    ;
; Global clocks              ; 0 / 4 ( 0 % )        ;
; LAB clocks                 ; 0 / 72 ( 0 % )       ;
; LUT chains                 ; 0 / 1,143 ( 0 % )    ;
; Local interconnects        ; 8 / 3,938 ( < 1 % )  ;
; R4s                        ; 8 / 2,832 ( < 1 % )  ;
+----------------------------+----------------------+


+-------------------------------------------------------------------------+
; Fitter Device Options                                                   ;
+----------------------------------------------+--------------------------+
; Option                                       ; Setting                  ;
+----------------------------------------------+--------------------------+
; Enable user-supplied start-up clock (CLKUSR) ; Off                      ;
; Enable device-wide reset (DEV_CLRn)          ; Off                      ;
; Enable device-wide output enable (DEV_OE)    ; Off                      ;
; Enable INIT_DONE output                      ; Off                      ;
; Configuration scheme                         ; Passive Serial           ;
; Reserve all unused pins                      ; As output driving ground ;
; Base pin-out file on sameframe device        ; Off                      ;
+----------------------------------------------+--------------------------+


+-----------------+
; Fitter Messages ;
+-----------------+
Info: *******************************************************************
Info: Running Quartus II Fitter
    Info: Version 7.2 Build 207 03/18/2008 Service Pack 3 SJ Full Version
    Info: Processing started: Thu Jun 26 11:54:12 2008
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off key -c key
Info: Selected device EPM1270T144C5 for design "key"
Warning: The high junction temperature operating condition is not set. Assuming a default value of '85'.
Warning: The low junction temperature operating condition is not set. Assuming a default value of '0'.
Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices
    Info: Device EPM570T144C5 is compatible
    Info: Device EPM570T144I5 is compatible
    Info: Device EPM570T144A5 is compatible
    Info: Device EPM1270T144I5 is compatible
    Info: Device EPM1270T144A5 is compatible
Info: Fitter is using the Classic Timing Analyzer
Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements
    Info: Assuming a global fmax requirement of 1000 MHz
    Info: Assuming a global tsu requirement of 2.0 ns
    Info: Assuming a global tco requirement of 1.0 ns
    Info: Assuming a global tpd requirement of 1.0 ns
Info: Completed User Assigned Global Signals Promotion Operation
Info: Completed Auto Global Promotion Operation
Info: Starting register packing
Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
Info: Started processing fast register assignments
Info: Finished processing fast register assignments
Info: Finished register packing: elapsed time is 00:00:00
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Fitter placement operations ending: elapsed time is 00:00:00
Info: Estimated most critical path is pin to pin delay of 6.829 ns
    Info: 1: + IC(0.000 ns) + CELL(1.132 ns) = 1.132 ns; Loc. = PIN_42; Fanout = 1; PIN Node = 'a'
    Info: 2: + IC(3.375 ns) + CELL(2.322 ns) = 6.829 ns; Loc. = PIN_131; Fanout = 0; PIN Node = 'aa'
    Info: Total cell delay = 3.454 ns ( 50.58 % )
    Info: Total interconnect delay = 3.375 ns ( 49.42 % )
Info: Fitter routing operations beginning
Info: Average interconnect usage is 0% of the available device resources
    Info: Peak interconnect usage is 0% of the available device resources in the region that extends from location X0_Y0 to location X8_Y11
Info: Fitter routing operations ending: elapsed time is 00:00:00
Info: The Fitter performed an Auto Fit compilation.  Optimizations were skipped to reduce compilation time.
    Info: Optimizations that may affect the design's routability were skipped
    Info: Optimizations that may affect the design's timing were skipped
Warning: The Reserve All Unused Pins setting has not been specified, and will default to 'As output driving ground'.
Info: Generated suppressed messages file F:/[Studio]/CPLD Competition/光盘/例程/Key/key.fit.smsg
Info: Quartus II Fitter was successful. 0 errors, 3 warnings
    Info: Allocated 167 megabytes of memory during processing
    Info: Processing ended: Thu Jun 26 11:54:13 2008
    Info: Elapsed time: 00:00:01


+----------------------------+
; Fitter Suppressed Messages ;
+----------------------------+
The suppressed messages can be found in F:/[Studio]/CPLD Competition/光盘/例程/Key/key.fit.smsg.


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -