⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 prev_cmp_speaker.tan.qmsg

📁 基于CPLD的签到器的设计
💻 QMSG
📖 第 1 页 / 共 4 页
字号:
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0 0 "Delay annotation completed successfully" 0 0 "" 0}
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "clk " "Info: Assuming node \"clk\" is an undefined clock" {  } { { "speaker.vhd" "" { Text "E:/speaker/speaker.vhd" 7 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } }  } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0 "" 0}  } {  } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0 "" 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "20 " "Warning: Found 20 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "clockdiv4:u1\|clock_int " "Info: Detected ripple clock \"clockdiv4:u1\|clock_int\" as buffer" {  } { { "clockdiv4.vhd" "" { Text "E:/speaker/clockdiv4.vhd" 24 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "clockdiv4:u1\|clock_int" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[13\] " "Info: Detected ripple clock \"song:u2\|divider\[13\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[13\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[12\] " "Info: Detected ripple clock \"song:u2\|divider\[12\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[12\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[11\] " "Info: Detected ripple clock \"song:u2\|divider\[11\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[11\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[10\] " "Info: Detected ripple clock \"song:u2\|divider\[10\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[10\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[9\] " "Info: Detected ripple clock \"song:u2\|divider\[9\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[9\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[8\] " "Info: Detected ripple clock \"song:u2\|divider\[8\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[8\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[7\] " "Info: Detected ripple clock \"song:u2\|divider\[7\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[7\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[6\] " "Info: Detected ripple clock \"song:u2\|divider\[6\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[6\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[5\] " "Info: Detected ripple clock \"song:u2\|divider\[5\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[5\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[4\] " "Info: Detected ripple clock \"song:u2\|divider\[4\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[4\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[3\] " "Info: Detected ripple clock \"song:u2\|divider\[3\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[3\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[2\] " "Info: Detected ripple clock \"song:u2\|divider\[2\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[2\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[1\] " "Info: Detected ripple clock \"song:u2\|divider\[1\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[1\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "clockdiv6:u0\|clock_int " "Info: Detected ripple clock \"clockdiv6:u0\|clock_int\" as buffer" {  } { { "clockdiv6.vhd" "" { Text "E:/speaker/clockdiv6.vhd" 24 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "clockdiv6:u0\|clock_int" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "song:u2\|Equal0~165 " "Info: Detected gated clock \"song:u2\|Equal0~165\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 11 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|Equal0~165" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "song:u2\|Equal0~163 " "Info: Detected gated clock \"song:u2\|Equal0~163\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 11 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|Equal0~163" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "song:u2\|Equal0~166 " "Info: Detected gated clock \"song:u2\|Equal0~166\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 11 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|Equal0~166" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_GATED_CLK" "song:u2\|Equal0~164 " "Info: Detected gated clock \"song:u2\|Equal0~164\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 11 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|Equal0~164" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0 "" 0} { "Info" "ITAN_RIPPLE_CLK" "song:u2\|divider\[0\] " "Info: Detected ripple clock \"song:u2\|divider\[0\]\" as buffer" {  } { { "song.v" "" { Text "E:/speaker/song.v" 13 -1 0 } } { "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" "" { Assignment "e:/program files/quartus72/quartus/bin/Assignment Editor.qase" 1 { { 0 "song:u2\|divider\[0\]" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0}  } {  } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk register song:u2\|high\[0\] register song:u2\|origin\[11\] 83.22 MHz 12.016 ns Internal " "Info: Clock \"clk\" has Internal fmax of 83.22 MHz between source register \"song:u2\|high\[0\]\" and destination register \"song:u2\|origin\[11\]\" (period= 12.016 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "11.307 ns + Longest register register " "Info: + Longest register to register delay is 11.307 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns song:u2\|high\[0\] 1 REG LC_X10_Y8_N1 14 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X10_Y8_N1; Fanout = 14; REG Node = 'song:u2\|high\[0\]'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "" { song:u2|high[0] } "NODE_NAME" } } { "song.v" "" { Text "E:/speaker/song.v" 41 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(3.200 ns) + CELL(0.914 ns) 4.114 ns song:u2\|Selector2~180 2 COMB LC_X11_Y9_N5 2 " "Info: 2: + IC(3.200 ns) + CELL(0.914 ns) = 4.114 ns; Loc. = LC_X11_Y9_N5; Fanout = 2; COMB Node = 'song:u2\|Selector2~180'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "4.114 ns" { song:u2|high[0] song:u2|Selector2~180 } "NODE_NAME" } } { "song.v" "" { Text "E:/speaker/song.v" 26 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.881 ns) + CELL(0.914 ns) 6.909 ns song:u2\|WideNor0~68 3 COMB LC_X9_Y9_N8 3 " "Info: 3: + IC(1.881 ns) + CELL(0.914 ns) = 6.909 ns; Loc. = LC_X9_Y9_N8; Fanout = 3; COMB Node = 'song:u2\|WideNor0~68'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "2.795 ns" { song:u2|Selector2~180 song:u2|WideNor0~68 } "NODE_NAME" } } { "song.v" "" { Text "E:/speaker/song.v" 26 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.739 ns) + CELL(0.740 ns) 9.388 ns song:u2\|WideNor0 4 COMB LC_X9_Y10_N0 12 " "Info: 4: + IC(1.739 ns) + CELL(0.740 ns) = 9.388 ns; Loc. = LC_X9_Y10_N0; Fanout = 12; COMB Node = 'song:u2\|WideNor0'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "2.479 ns" { song:u2|WideNor0~68 song:u2|WideNor0 } "NODE_NAME" } } { "song.v" "" { Text "E:/speaker/song.v" 26 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.328 ns) + CELL(0.591 ns) 11.307 ns song:u2\|origin\[11\] 5 REG LC_X9_Y10_N5 2 " "Info: 5: + IC(1.328 ns) + CELL(0.591 ns) = 11.307 ns; Loc. = LC_X9_Y10_N5; Fanout = 2; REG Node = 'song:u2\|origin\[11\]'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "1.919 ns" { song:u2|WideNor0 song:u2|origin[11] } "NODE_NAME" } } { "song.v" "" { Text "E:/speaker/song.v" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.159 ns ( 27.94 % ) " "Info: Total cell delay = 3.159 ns ( 27.94 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "8.148 ns ( 72.06 % ) " "Info: Total interconnect delay = 8.148 ns ( 72.06 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "11.307 ns" { song:u2|high[0] song:u2|Selector2~180 song:u2|WideNor0~68 song:u2|WideNor0 song:u2|origin[11] } "NODE_NAME" } } { "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "11.307 ns" { song:u2|high[0] {} song:u2|Selector2~180 {} song:u2|WideNor0~68 {} song:u2|WideNor0 {} song:u2|origin[11] {} } { 0.000ns 3.200ns 1.881ns 1.739ns 1.328ns } { 0.000ns 0.914ns 0.914ns 0.740ns 0.591ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 9.587 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 9.587 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.163 ns) 1.163 ns clk 1 CLK PIN_18 27 " "Info: 1: + IC(0.000 ns) + CELL(1.163 ns) = 1.163 ns; Loc. = PIN_18; Fanout = 27; CLK Node = 'clk'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "speaker.vhd" "" { Text "E:/speaker/speaker.vhd" 7 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.738 ns) + CELL(1.294 ns) 4.195 ns clockdiv4:u1\|clock_int 2 REG LC_X10_Y5_N6 30 " "Info: 2: + IC(1.738 ns) + CELL(1.294 ns) = 4.195 ns; Loc. = LC_X10_Y5_N6; Fanout = 30; REG Node = 'clockdiv4:u1\|clock_int'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "3.032 ns" { clk clockdiv4:u1|clock_int } "NODE_NAME" } } { "clockdiv4.vhd" "" { Text "E:/speaker/clockdiv4.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.474 ns) + CELL(0.918 ns) 9.587 ns song:u2\|origin\[11\] 3 REG LC_X9_Y10_N5 2 " "Info: 3: + IC(4.474 ns) + CELL(0.918 ns) = 9.587 ns; Loc. = LC_X9_Y10_N5; Fanout = 2; REG Node = 'song:u2\|origin\[11\]'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "5.392 ns" { clockdiv4:u1|clock_int song:u2|origin[11] } "NODE_NAME" } } { "song.v" "" { Text "E:/speaker/song.v" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.375 ns ( 35.20 % ) " "Info: Total cell delay = 3.375 ns ( 35.20 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "6.212 ns ( 64.80 % ) " "Info: Total interconnect delay = 6.212 ns ( 64.80 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "9.587 ns" { clk clockdiv4:u1|clock_int song:u2|origin[11] } "NODE_NAME" } } { "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "9.587 ns" { clk {} clk~combout {} clockdiv4:u1|clock_int {} song:u2|origin[11] {} } { 0.000ns 0.000ns 1.738ns 4.474ns } { 0.000ns 1.163ns 1.294ns 0.918ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 9.587 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 9.587 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.163 ns) 1.163 ns clk 1 CLK PIN_18 27 " "Info: 1: + IC(0.000 ns) + CELL(1.163 ns) = 1.163 ns; Loc. = PIN_18; Fanout = 27; CLK Node = 'clk'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "speaker.vhd" "" { Text "E:/speaker/speaker.vhd" 7 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.738 ns) + CELL(1.294 ns) 4.195 ns clockdiv4:u1\|clock_int 2 REG LC_X10_Y5_N6 30 " "Info: 2: + IC(1.738 ns) + CELL(1.294 ns) = 4.195 ns; Loc. = LC_X10_Y5_N6; Fanout = 30; REG Node = 'clockdiv4:u1\|clock_int'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "3.032 ns" { clk clockdiv4:u1|clock_int } "NODE_NAME" } } { "clockdiv4.vhd" "" { Text "E:/speaker/clockdiv4.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.474 ns) + CELL(0.918 ns) 9.587 ns song:u2\|high\[0\] 3 REG LC_X10_Y8_N1 14 " "Info: 3: + IC(4.474 ns) + CELL(0.918 ns) = 9.587 ns; Loc. = LC_X10_Y8_N1; Fanout = 14; REG Node = 'song:u2\|high\[0\]'" {  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "5.392 ns" { clockdiv4:u1|clock_int song:u2|high[0] } "NODE_NAME" } } { "song.v" "" { Text "E:/speaker/song.v" 41 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.375 ns ( 35.20 % ) " "Info: Total cell delay = 3.375 ns ( 35.20 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "6.212 ns ( 64.80 % ) " "Info: Total interconnect delay = 6.212 ns ( 64.80 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "9.587 ns" { clk clockdiv4:u1|clock_int song:u2|high[0] } "NODE_NAME" } } { "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "9.587 ns" { clk {} clk~combout {} clockdiv4:u1|clock_int {} song:u2|high[0] {} } { 0.000ns 0.000ns 1.738ns 4.474ns } { 0.000ns 1.163ns 1.294ns 0.918ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "9.587 ns" { clk clockdiv4:u1|clock_int song:u2|origin[11] } "NODE_NAME" } } { "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "9.587 ns" { clk {} clk~combout {} clockdiv4:u1|clock_int {} song:u2|origin[11] {} } { 0.000ns 0.000ns 1.738ns 4.474ns } { 0.000ns 1.163ns 1.294ns 0.918ns } "" } } { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "9.587 ns" { clk clockdiv4:u1|clock_int song:u2|high[0] } "NODE_NAME" } } { "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "9.587 ns" { clk {} clk~combout {} clockdiv4:u1|clock_int {} song:u2|high[0] {} } { 0.000ns 0.000ns 1.738ns 4.474ns } { 0.000ns 1.163ns 1.294ns 0.918ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.376 ns + " "Info: + Micro clock to output delay of source is 0.376 ns" {  } { { "song.v" "" { Text "E:/speaker/song.v" 41 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.333 ns + " "Info: + Micro setup delay of destination is 0.333 ns" {  } { { "song.v" "" { Text "E:/speaker/song.v" 24 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0}  } { { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "11.307 ns" { song:u2|high[0] song:u2|Selector2~180 song:u2|WideNor0~68 song:u2|WideNor0 song:u2|origin[11] } "NODE_NAME" } } { "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "11.307 ns" { song:u2|high[0] {} song:u2|Selector2~180 {} song:u2|WideNor0~68 {} song:u2|WideNor0 {} song:u2|origin[11] {} } { 0.000ns 3.200ns 1.881ns 1.739ns 1.328ns } { 0.000ns 0.914ns 0.914ns 0.740ns 0.591ns } "" } } { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "9.587 ns" { clk clockdiv4:u1|clock_int song:u2|origin[11] } "NODE_NAME" } } { "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "9.587 ns" { clk {} clk~combout {} clockdiv4:u1|clock_int {} song:u2|origin[11] {} } { 0.000ns 0.000ns 1.738ns 4.474ns } { 0.000ns 1.163ns 1.294ns 0.918ns } "" } } { "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "e:/program files/quartus72/quartus/bin/TimingClosureFloorplan.fld" "" "9.587 ns" { clk clockdiv4:u1|clock_int song:u2|high[0] } "NODE_NAME" } } { "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "e:/program files/quartus72/quartus/bin/Technology_Viewer.qrui" "9.587 ns" { clk {} clk~combout {} clockdiv4:u1|clock_int {} song:u2|high[0] {} } { 0.000ns 0.000ns 1.738ns 4.474ns } { 0.000ns 1.163ns 1.294ns 0.918ns } "" } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -