fd.v

来自「和picoblaze完全兼容的mcu ip core」· Verilog 代码 · 共 52 行

V
52
字号
// $Header: /devl/xcs/repo/env/Databases/CAEInterfaces/verunilibs/data/unisims/FD.v,v 1.8.38.3 2005/11/02 19:31:18 yanx Exp $///////////////////////////////////////////////////////////////////////////////// Copyright (c) 1995/2004 Xilinx, Inc.// All Right Reserved./////////////////////////////////////////////////////////////////////////////////   ____  ____//  /   /\/   /// /___/  \  /    Vendor : Xilinx// \   \   \/     Version : 8.1i (I.24)//  \   \         Description : Xilinx Functional Simulation Library Component//  /   /                  D Flip-Flop// /___/   /\     Filename : FD.v// \   \  /  \    Timestamp : Thu Mar 25 16:42:16 PST 2004//  \___\/\___\//// Revision://    03/23/04 - Initial version.//    02/04/05 - Rev 0.0.1 Remove input/output bufs; Seperate GSR from clock block.//    08/09/05 - Add GSR to main block (CR 215196). //    10/20/05 - Add set & reset check to main  block. (CR219794)// End Revision`timescale  1 ps / 1 psmodule FD (Q, C, D);    parameter INIT = 1'b0;    output Q;    input  C, D;    reg Q;    tri0 GSR = glbl.GSR;    initial Q = 0;    always @(GSR)      if (GSR)            assign Q = INIT;      else            deassign Q;    always @(posedge C)             if (GSR== 0)	        Q <= #100 D;endmodule

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?