⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 example_8bit_load.chp

📁 VHDL examples for counter design, use QuickLogic eclips
💻 CHP
📖 第 1 页 / 共 5 页
字号:
    term CLK port CLK end
    term A[15] port A15 end
    term A[14] port A14 end
    term A[13] port A13 end
    term A[12] port A12 end
    term A[11] port A11 end
    term A[10] port A10 end
    term A[9] port A9 end
    term A[8] port A8 end
    term A[7] port A7 end
    term A[6] port A6 end
    term A[5] port A5 end
    term A[4] port A4 end
    term A[3] port A3 end
    term A[2] port A2 end
    term A[1] port A1 end
    term A[0] port A0 end
    term B[15] port B15 end
    term B[14] port B14 end
    term B[13] port B13 end
    term B[12] port B12 end
    term B[11] port B11 end
    term B[10] port B10 end
    term B[9] port B9 end
    term B[8] port B8 end
    term B[7] port B7 end
    term B[6] port B6 end
    term B[5] port B5 end
    term B[4] port B4 end
    term B[3] port B3 end
    term B[2] port B2 end
    term B[1] port B1 end
    term B[0] port B0 end
    term S3 port S3 end
    term S2 port S2 end
    term S1 port S1 end
    term CIN port CIN end
    term Q[16] port OUT16 end
    term Q[15] port OUT15 end
    term Q[14] port OUT14 end
    term Q[13] port OUT13 end
    term Q[12] port OUT12 end
    term Q[11] port OUT11 end
    term Q[10] port OUT10 end
    term Q[9] port OUT9 end
    term Q[8] port OUT8 end
    term Q[7] port OUT7 end
    term Q[6] port OUT6 end
    term Q[5] port OUT5 end
    term Q[4] port OUT4 end
    term Q[3] port OUT3 end
    term Q[2] port OUT2 end
    term Q[1] port OUT1 end
    term Q[0] port OUT0 end
    term GND end
    term VCC end
  end
  gate PLL_TOP cell PLL
    term S4 port S4 end
    term S3 port S3 end
    term S2 port S2 end
    term S1 port S1 end
    term LOCK_DETECTn port LD end
    term PLLCLK_NET port PLLCK end
    term CLKPAD_OUT port PLLOUT end
    term PLL_RESET port PLLRST end
    term PLLCLK_IN port PLLIN end
    term GND end
    term VCC end
  end
  gate PLL_OUTPAD_25UM cell PLLOUTPAD
    term S port SEL end
    term P port IP end
    term A port IZ end
    term GND end
    term VCC end
  end
  gate PLL_RSTPAD_25UM cell PLLRSTPAD
    term Q port IZ end
    term P port IP end
    term GND end
    term VCC end
  end
  gate PLL_CLKPAD_25UM cell CLOCK
    term O port OP end
    term Q port IC end
    term P port IP end
    term GND end
    term VCC end
  end
  gate CLK2HWCLK cell HWCLOCK
    term P port IP end
    term Q port IC end
    term VCC end
    term GND end
  end
end
logical example_8bit_load
  gates 39
  nets 148
  gate I1.I3.I2 master SUPER_LOGIC end
  gate I1.I4.I2 master SUPER_LOGIC end
  gate I1.I5.I2 master SUPER_LOGIC end
  gate I1.I6.I2 master SUPER_LOGIC end
  gate I2.I3.I2 master SUPER_LOGIC end
  gate I2.I4.I2 master SUPER_LOGIC end
  gate I2.I5.I2 master SUPER_LOGIC end
  gate I2.I6.I2 master SUPER_LOGIC end
  gate I3.I2 master SUPER_LOGIC end
  gate I4.I1 master OUTPAD_25UM end
  gate I4.I2 master OUTPAD_25UM end
  gate I4.I3 master OUTPAD_25UM end
  gate I4.I4 master OUTPAD_25UM end
  gate I4.I5 master OUTPAD_25UM end
  gate I4.I6 master OUTPAD_25UM end
  gate I4.I7 master OUTPAD_25UM end
  gate I4.I8 master OUTPAD_25UM end
  gate I5.I1 master INPAD_25UM end
  gate I5.I2 master INPAD_25UM end
  gate I5.I3 master INPAD_25UM end
  gate I5.I4 master INPAD_25UM end
  gate I5.I5 master INPAD_25UM end
  gate I5.I6 master INPAD_25UM end
  gate I5.I7 master INPAD_25UM end
  gate I5.I8 master INPAD_25UM end
  gate I6 master INPAD_25UM end
  gate I7 master INPAD_25UM end
  gate I8 master CKPAD_25UM end
  gate I9 master CLK2HWCLK end
  gate I12.I14 master SUPER_LOGIC pack end
  gate I12.I19 master SUPER_LOGIC pack end
  gate I12.I22.I3 master SUPER_LOGIC end
  gate I12.I22.I16 master SUPER_LOGIC end
  gate I12.I22.I17 master SUPER_LOGIC end
  gate I12.I22.I18 master SUPER_LOGIC end
  gate I12.I23.I3 master SUPER_LOGIC end
  gate I12.I23.I16 master SUPER_LOGIC end
  gate I12.I23.I17 master SUPER_LOGIC end
  gate I12.I23.I18 master SUPER_LOGIC end
  net clk clock 1
    gate I1.I3.I2 term DCLK end
    gate I1.I4.I2 term DCLK end
    gate I1.I6.I2 term DCLK end
    gate I1.I5.I2 term DCLK end
    gate I2.I3.I2 term DCLK end
    gate I2.I4.I2 term DCLK end
    gate I2.I6.I2 term DCLK end
    gate I2.I5.I2 term DCLK end
    gate I3.I2 term DCLK end
    gate I12.I22.I3 term DCLK end
    gate I12.I22.I18 term DCLK end
    gate I12.I22.I16 term DCLK end
    gate I12.I22.I17 term DCLK end
    gate I12.I23.I3 term DCLK end
    gate I12.I23.I18 term DCLK end
    gate I12.I23.I16 term DCLK end
    gate I12.I23.I17 term DCLK end
    gate I12.I19 term DCLK end
    gate I12.I14 term DCLK end
    gate I9 term Q end
  end
  net clear clock 3
    gate I12.I14 term QR end
    gate I12.I19 term QR end
    gate I12.I23.I17 term QR end
    gate I12.I23.I16 term QR end
    gate I12.I23.I18 term QR end
    gate I12.I23.I3 term QR end
    gate I12.I22.I17 term QR end
    gate I12.I22.I16 term QR end
    gate I12.I22.I18 term QR end
    gate I12.I22.I3 term QR end
    gate I8 term Q end
  end
  net enable
    gate I3.I2 term E1 end
    gate I7 term Q end
  end
  net load
    gate I3.I2 term PS end
    gate I6 term Q end
  end
  net data_in[7]
    gate I2.I3.I2 term PS end
    gate I5.I4 term Q end
  end
  net data_in[6]
    gate I2.I3.I2 term E1 end
    gate I5.I3 term Q end
  end
  net data_in[5]
    gate I2.I4.I2 term PS end
    gate I5.I2 term Q end
  end
  net data_in[4]
    gate I2.I4.I2 term E1 end
    gate I5.I1 term Q end
  end
  net data_in[3]
    gate I2.I6.I2 term PS end
    gate I5.I5 term Q end
  end
  net data_in[2]
    gate I2.I6.I2 term E1 end
    gate I5.I6 term Q end
  end
  net data_in[1]
    gate I2.I5.I2 term PS end
    gate I5.I7 term Q end
  end
  net data_in[0]
    gate I2.I5.I2 term E1 end
    gate I5.I8 term Q end
  end
  net count_reg[7]
    gate I4.I8 term A end
    gate I1.I3.I2 term Q2Z end
  end
  net count_reg[6]
    gate I4.I7 term A end
    gate I1.I3.I2 term QZ end
  end
  net count_reg[5]
    gate I4.I6 term A end
    gate I1.I4.I2 term Q2Z end
  end
  net count_reg[4]
    gate I4.I5 term A end
    gate I1.I4.I2 term QZ end
  end
  net count_reg[3]
    gate I4.I4 term A end
    gate I1.I6.I2 term Q2Z end
  end
  net count_reg[2]
    gate I4.I3 term A end
    gate I1.I6.I2 term QZ end
  end
  net count_reg[1]
    gate I4.I2 term A end
    gate I1.I5.I2 term Q2Z end
  end
  net count_reg[0]
    gate I4.I1 term A end
    gate I1.I5.I2 term QZ end
  end
  net count[7]
    gate I12.I22.I16 term Q2Z end
    gate I12.I19 term A1 end
    gate I1.I3.I2 term PS end
  end
  net count[6]
    gate I12.I22.I17 term Q2Z end
    gate I12.I19 term A3 end
    gate I1.I3.I2 term E1 end
  end
  net count[5]
    gate I12.I22.I18 term Q2Z end
    gate I12.I19 term A5 end
    gate I1.I4.I2 term PS end
  end
  net count[4]
    gate I12.I22.I18 term F1 end
    gate I12.I22.I3 term E2 end
    gate I12.I22.I3 term D1 end
    gate I12.I22.I3 term Q2Z end
    gate I12.I19 term D1 end
    gate I1.I4.I2 term E1 end
  end
  net count[3]
    gate I12.I23.I16 term Q2Z end
    gate I12.I14 term A1 end
    gate I1.I6.I2 term PS end
  end
  net count[2]
    gate I12.I23.I17 term Q2Z end
    gate I12.I14 term A3 end
    gate I1.I6.I2 term E1 end
  end
  net count[1]
    gate I12.I23.I18 term Q2Z end
    gate I12.I14 term A5 end
    gate I1.I5.I2 term PS end
  end
  net count[0]
    gate I12.I23.I18 term F1 end
    gate I12.I23.I3 term E2 end
    gate I12.I23.I3 term D1 end
    gate I12.I23.I3 term Q2Z end
    gate I12.I14 term D1 end
    gate I12.I14 term E2 end
    gate I1.I5.I2 term E1 end
  end
  net data[7] direction INPUT
    gate I5.I4 term P end
  end
  net data[6] direction INPUT
    gate I5.I3 term P end
  end
  net data[5] direction INPUT
    gate I5.I2 term P end
  end
  net data[4] direction INPUT
    gate I5.I1 term P end
  end
  net data[3] direction INPUT
    gate I5.I5 term P end
  end
  net data[2] direction INPUT
    gate I5.I6 term P end
  end
  net data[1] direction INPUT
    gate I5.I7 term P end
  end
  net data[0] direction INPUT
    gate I5.I8 term P end
  end
  net load_reg
    gate I12.I22.I3 term A2 end
    gate I12.I23.I3 term A2 end
    gate I3.I2 term Q2Z end
  end
  net enable_reg
    gate I12.I19 term F1 end
    gate I3.I2 term QZ end
  end
  net count_out[7] direction OUTPUT
    gate I4.I8 term P end
  end
  net count_out[6] direction OUTPUT
    gate I4.I7 term P end
  end
  net count_out[5] direction OUTPUT
    gate I4.I6 term P end
  end
  net count_out[4] direction OUTPUT
    gate I4.I5 term P end
  end
  net count_out[3] direction OUTPUT
    gate I4.I4 term P end
  end
  net count_out[2] direction OUTPUT
    gate I4.I3 term P end
  end
  net count_out[1] direction OUTPUT
    gate I4.I2 term P end
  end
  net count_out[0] direction OUTPUT
    gate I4.I1 term P end
  end
  net clk_in direction INPUT
    gate I9 term P end
  end
  net clear_in direction INPUT
    gate I8 term P end
  end
  net enable_in direction INPUT
    gate I7 term P end
  end
  net load_in direction INPUT
    gate I6 term P end
  end
  net data_reg[7]
    gate I12.I22.I16 term B1 end
    gate I2.I3.I2 term Q2Z end
  end
  net data_reg[6]
    gate I12.I22.I17 term B1 end
    gate I2.I3.I2 term QZ end
  end
  net data_reg[5]
    gate I12.I22.I18 term B1 end
    gate I2.I4.I2 term Q2Z end
  end
  net data_reg[4]
    gate I12.I22.I3 term B1 end
    gate I2.I4.I2 term QZ end
  end
  net data_reg[3]
    gate I12.I23.I16 term B1 end
    gate I2.I6.I2 term Q2Z end
  end
  net data_reg[2]
    gate I12.I23.I17 term B1 end
    gate I2.I6.I2 term QZ end
  end
  net data_reg[1]
    gate I12.I23.I18 term B1 end
    gate I2.I5.I2 term Q2Z end
  end
  net data_reg[0]
    gate I12.I23.I3 term B1 end
    gate I2.I5.I2 term QZ end
  end
  net .I1.I3.I2-AZ
    gate I1.I3.I2 term AZ end
  end
  net .I1.I3.I2-OZ
    gate I1.I3.I2 term OZ end
  end
  net .I1.I3.I2-NZ
    gate I1.I3.I2 term NZ end
  end
  net .I1.I3.I2-FZ
    gate I1.I3.I2 term FZ end
  end
  net .I1.I4.I2-AZ
    gate I1.I4.I2 term AZ end
  end
  net .I1.I4.I2-OZ
    gate I1.I4.I2 term OZ end
  end
  net .I1.I4.I2-NZ
    gate I1.I4.I2 term NZ end
  end
  net .I1.I4.I2-FZ
    gate I1.I4.I2 term FZ end
  end
  net .I1.I5.I2-AZ
    gate I1.I5.I2 term AZ end
  end
  net .I1.I5.I2-OZ
    gate I1.I5.I2 term OZ end
  end
  net .I1.I5.I2-NZ
    gate I1.I5.I2 term NZ end
  end
  net .I1.I5.I2-FZ
    gate I1.I5.I2 term FZ end
  end
  net .I1.I6.I2-AZ
    gate I1.I6.I2 term AZ end
  end
  net .I1.I6.I2-OZ
    gate I1.I6.I2 term OZ end
  end
  net .I1.I6.I2-NZ
    gate I1.I6.I2 term NZ end
  end
  net .I1.I6.I2-FZ
    gate I1.I6.I2 term FZ end
  end
  net .I2.I3.I2-AZ
    gate I2.I3.I2 term AZ end
  end
  net .I2.I3.I2-OZ
    gate I2.I3.I2 term OZ end
  end
  net .I2.I3.I2-NZ
    gate I2.I3.I2 term NZ end
  end
  net .I2.I3.I2-FZ
    gate I2.I3.I2 term FZ end
  end
  net .I2.I4.I2-AZ
    gate I2.I4.I2 term AZ end
  end
  net .I2.I4.I2-OZ
    gate I2.I4.I2 term OZ end
  end
  net .I2.I4.I2-NZ
    gate I2.I4.I2 term NZ end
  end
  net .I2.I4.I2-FZ
    gate I2.I4.I2 term FZ end
  end
  net .I2.I5.I2-AZ
    gate I2.I5.I2 term AZ end
  end
  net .I2.I5.I2-OZ
    gate I2.I5.I2 term OZ end
  end
  net .I2.I5.I2-NZ
    gate I2.I5.I2 term NZ end
  end

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -