⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 example_en_4bit.rpt

📁 VHDL examples for counter design, use QuickLogic eclips
💻 RPT
字号:
++++++++++++++++++++++
| Design Information |
++++++++++++++++++++++
Design:            example_en_4bit
SpDE Version:      SpDE 9.5 Release Build2
Report Generated:  Fri Aug 15 14:40:09 2003
CHIP Last Updated: Wed Aug 13 17:24:25 2003
Part Type:         ql8325
Speed Grade:       8
Operating Range:   Commercial
Package Type:      484 PIN PBGA
Link Check Sum: Undetermined: sequencer has not yet been run

+++++++++++++++++++++++++++
| Utilization Information |
+++++++++++++++++++++++++++
Utilized cells (preplacement):                   7 of    1536  (0.5%)
Utilized cells (postplacement):                  7 of    1536  (0.5%)
Utilized Logic cell Frags (preplacement):       16 of    9216  (0.2%)
Utilized Logic cell Frags (postplacement):      16 of    9216  (0.2%)
Utilized Fragment A :                            1
Utilized Fragment F :                            2
Utilized Fragment O :                            2
Utilized Fragment N :                            2
IO control cells:                                0 of      16  (0.0%)
Clock only cells:                                2 of       9  (22.2%)
Bi directional cells:                            5 of     310  (1.6%)
RAM cells:                                       0 of      24  (0.0%)
ECU cells:                                       0 of      12  (0.0%)
PLL cells:                                       0 of       4  (0.0%)
Flip-Flop of IO cells:                           0 of     316  (0.0%)
1st Flip-Flop of Logic cells:                    2 of    1536  (0.1%)
2nd Flip-Flop of Logic cells:                    7 of    1536  (0.5%)
Routing resources:                              93 of  119527  (0.1%)
ViaLink resources:                              69 of 3213992  (0.0%)



+++++++++++++++++++++++++++++++++++++++++++
| Clock Network Utilization by clock pads |
+++++++++++++++++++++++++++++++++++++++++++
	Clock Network                  Net                                  Pin      Quad                  Load    
++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++
	PLLMUX_TR4                     clear                                L3       Top Right              2       
	PLLMUX_TR2                     clk                                  L1       Top Right              7       


+++++++++++++++++++++++++++++++++++++++++++++++
| Clock Network Utilization by Internal Logic |
+++++++++++++++++++++++++++++++++++++++++++++++


++++++++++++++++++++++++++++++++++++
| Clock Network Utilization by PLL |
++++++++++++++++++++++++++++++++++++

|Available HSCK Clock Networks|
	Quad TOP LEFT     : 	5 of 5 QuadNets available	(100.0%)
	Quad TOP RIGHT    : 	5 of 5 QuadNets available	(100.0%)
	Quad BOTTOM LEFT  : 	5 of 5 QuadNets available	(100.0%)
	Quad BOTTOM RIGHT : 	5 of 5 QuadNets available	(100.0%)




++++++++++++++++++
| Timing Results |
++++++++++++++++++

Summary:

Clock                               Frequency       Setup Time      Clock to Out   
+++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++
clk_in                          537 MHz /  1.9 ns      0.6 ns          4.0 ns


Inter Clock Domain Delay Matrix
+++++++++++++++++++++++++++++++

Clock0 = clk_in 

 
          Clock0  
Clock0    1.9 ns

+++++++++++++++++++++++++++++++++++++++
| Tools run on design example_en_4bit |
+++++++++++++++++++++++++++++++++++++++
partdef         9.4    
design          9.5    
logic optimizer 9.5     Mode = Quality Goal = Speed IgnorePack = FALSE UseNonBondedPads = TRUE
placer          9.5     Seed = 42 Mode = Quality Run Time 0:00:04
router          9.51    Seed = 42 Run Time 0:00:01
delay modeler   9.5     Mode = Commercial Corner = Worst SpeedGrade = 8 LowPower = FALSE Run Time 0:00:01
verifier        9.5    
auto buffer     9.5    


+++++++++++++
| Pin Table |
+++++++++++++
Display Pin Info option is FALSE.
Pin information will not be displayed.

++++++++++++++++++++
| Fixed Flip Flops |
++++++++++++++++++++
None


+++++++++++++++++++
| Fixed RAM cells |
+++++++++++++++++++
None


+++++++++++++++++++
| Fixed ECU cells |
+++++++++++++++++++
None


+++++++++++++++++++++++++++++++++++++
| Nets Removed by Technology Mapper |
+++++++++++++++++++++++++++++++++++++
Removed Nets option is FALSE.
Removed Nets information will not be displayed.



++++++++++  The end of report file  ++++++++++

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -