⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 keydecoder_deb.tan.qmsg

📁 键盘接口电路的一个工程---包括vhdl源程序和编译后产生的相关文件
💻 QMSG
📖 第 1 页 / 共 3 页
字号:
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_SPECIAL_CLK" "keydrv\[3\] " "Info: Assuming node \"keydrv\[3\]\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 7 -1 0 } }  } 0 0 "Assuming node \"%1!s!\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." 0 0} { "Info" "ITAN_NODE_MAP_TO_SPECIAL_CLK" "keydrv\[0\] " "Info: Assuming node \"keydrv\[0\]\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 7 -1 0 } }  } 0 0 "Assuming node \"%1!s!\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." 0 0} { "Info" "ITAN_NODE_MAP_TO_SPECIAL_CLK" "keydrv\[1\] " "Info: Assuming node \"keydrv\[1\]\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 7 -1 0 } }  } 0 0 "Assuming node \"%1!s!\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." 0 0} { "Info" "ITAN_NODE_MAP_TO_SPECIAL_CLK" "keydrv\[2\] " "Info: Assuming node \"keydrv\[2\]\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 7 -1 0 } }  } 0 0 "Assuming node \"%1!s!\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." 0 0} { "Info" "ITAN_NODE_MAP_TO_SPECIAL_CLK" "keyin\[0\] " "Info: Assuming node \"keyin\[0\]\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 6 -1 0 } }  } 0 0 "Assuming node \"%1!s!\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." 0 0} { "Info" "ITAN_NODE_MAP_TO_SPECIAL_CLK" "keyin\[1\] " "Info: Assuming node \"keyin\[1\]\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 6 -1 0 } }  } 0 0 "Assuming node \"%1!s!\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." 0 0} { "Info" "ITAN_NODE_MAP_TO_SPECIAL_CLK" "keyin\[2\] " "Info: Assuming node \"keyin\[2\]\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 6 -1 0 } }  } 0 0 "Assuming node \"%1!s!\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." 0 0} { "Info" "ITAN_NODE_MAP_TO_SPECIAL_CLK" "keyin\[3\] " "Info: Assuming node \"keyin\[3\]\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 6 -1 0 } }  } 0 0 "Assuming node \"%1!s!\" is a latch enable and/or memory write/read enable. Will not compute fmax for this pin." 0 0}  } {  } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "2 " "Warning: Found 2 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_GATED_CLK" "Mux6~455 " "Info: Detected gated clock \"Mux6~455\" as buffer" {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 24 -1 0 } } { "d:/altera/70/quartus/bin/Assignment Editor.qase" "" { Assignment "d:/altera/70/quartus/bin/Assignment Editor.qase" 1 { { 0 "Mux6~455" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0} { "Info" "ITAN_GATED_CLK" "Mux6~454 " "Info: Detected gated clock \"Mux6~454\" as buffer" {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 24 -1 0 } } { "d:/altera/70/quartus/bin/Assignment Editor.qase" "" { Assignment "d:/altera/70/quartus/bin/Assignment Editor.qase" 1 { { 0 "Mux6~454" } } } }  } 0 0 "Detected gated clock \"%1!s!\" as buffer" 0 0}  } {  } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0}
{ "Info" "ITDB_TSU_RESULT" "keyvalue\[3\]\$latch keyin\[2\] keydrv\[3\] 2.085 ns register " "Info: tsu for register \"keyvalue\[3\]\$latch\" (data pin = \"keyin\[2\]\", clock pin = \"keydrv\[3\]\") is 2.085 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "8.112 ns + Longest pin register " "Info: + Longest pin to register delay is 8.112 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.130 ns) 1.130 ns keyin\[2\] 1 CLK PIN_71 7 " "Info: 1: + IC(0.000 ns) + CELL(1.130 ns) = 1.130 ns; Loc. = PIN_71; Fanout = 7; CLK Node = 'keyin\[2\]'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "" { keyin[2] } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(4.489 ns) + CELL(0.225 ns) 5.844 ns Mux4~559 2 COMB LC_X19_Y11_N5 2 " "Info: 2: + IC(4.489 ns) + CELL(0.225 ns) = 5.844 ns; Loc. = LC_X19_Y11_N5; Fanout = 2; COMB Node = 'Mux4~559'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "4.714 ns" { keyin[2] Mux4~559 } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.320 ns) + CELL(0.340 ns) 6.504 ns Mux5~533 3 COMB LC_X19_Y11_N6 1 " "Info: 3: + IC(0.320 ns) + CELL(0.340 ns) = 6.504 ns; Loc. = LC_X19_Y11_N6; Fanout = 1; COMB Node = 'Mux5~533'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "0.660 ns" { Mux4~559 Mux5~533 } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.383 ns) + CELL(0.225 ns) 8.112 ns keyvalue\[3\]\$latch 4 REG LC_X26_Y13_N3 1 " "Info: 4: + IC(1.383 ns) + CELL(0.225 ns) = 8.112 ns; Loc. = LC_X26_Y13_N3; Fanout = 1; REG Node = 'keyvalue\[3\]\$latch'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "1.608 ns" { Mux5~533 keyvalue[3]$latch } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 22 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.920 ns ( 23.67 % ) " "Info: Total cell delay = 1.920 ns ( 23.67 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "6.192 ns ( 76.33 % ) " "Info: Total interconnect delay = 6.192 ns ( 76.33 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "8.112 ns" { keyin[2] Mux4~559 Mux5~533 keyvalue[3]$latch } "NODE_NAME" } } { "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "8.112 ns" { keyin[2] keyin[2]~out0 Mux4~559 Mux5~533 keyvalue[3]$latch } { 0.000ns 0.000ns 4.489ns 0.320ns 1.383ns } { 0.000ns 1.130ns 0.225ns 0.340ns 0.225ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.734 ns + " "Info: + Micro setup delay of destination is 0.734 ns" {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 22 0 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "keydrv\[3\] destination 6.761 ns - Shortest register " "Info: - Shortest clock path from clock \"keydrv\[3\]\" to destination register is 6.761 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.130 ns) 1.130 ns keydrv\[3\] 1 CLK PIN_72 1 " "Info: 1: + IC(0.000 ns) + CELL(1.130 ns) = 1.130 ns; Loc. = PIN_72; Fanout = 1; CLK Node = 'keydrv\[3\]'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "" { keydrv[3] } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 7 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.175 ns) + CELL(0.088 ns) 2.393 ns Mux6~455 2 COMB LC_X19_Y10_N0 1 " "Info: 2: + IC(1.175 ns) + CELL(0.088 ns) = 2.393 ns; Loc. = LC_X19_Y10_N0; Fanout = 1; COMB Node = 'Mux6~455'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "1.263 ns" { keydrv[3] Mux6~455 } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.140 ns) + CELL(0.088 ns) 2.621 ns Mux6~456 3 COMB LC_X19_Y10_N1 5 " "Info: 3: + IC(0.140 ns) + CELL(0.088 ns) = 2.621 ns; Loc. = LC_X19_Y10_N1; Fanout = 5; COMB Node = 'Mux6~456'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "0.228 ns" { Mux6~455 Mux6~456 } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(4.052 ns) + CELL(0.088 ns) 6.761 ns keyvalue\[3\]\$latch 4 REG LC_X26_Y13_N3 1 " "Info: 4: + IC(4.052 ns) + CELL(0.088 ns) = 6.761 ns; Loc. = LC_X26_Y13_N3; Fanout = 1; REG Node = 'keyvalue\[3\]\$latch'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "4.140 ns" { Mux6~456 keyvalue[3]$latch } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 22 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.394 ns ( 20.62 % ) " "Info: Total cell delay = 1.394 ns ( 20.62 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.367 ns ( 79.38 % ) " "Info: Total interconnect delay = 5.367 ns ( 79.38 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "6.761 ns" { keydrv[3] Mux6~455 Mux6~456 keyvalue[3]$latch } "NODE_NAME" } } { "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "6.761 ns" { keydrv[3] keydrv[3]~out0 Mux6~455 Mux6~456 keyvalue[3]$latch } { 0.000ns 0.000ns 1.175ns 0.140ns 4.052ns } { 0.000ns 1.130ns 0.088ns 0.088ns 0.088ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0}  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "8.112 ns" { keyin[2] Mux4~559 Mux5~533 keyvalue[3]$latch } "NODE_NAME" } } { "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "8.112 ns" { keyin[2] keyin[2]~out0 Mux4~559 Mux5~533 keyvalue[3]$latch } { 0.000ns 0.000ns 4.489ns 0.320ns 1.383ns } { 0.000ns 1.130ns 0.225ns 0.340ns 0.225ns } "" } } { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "6.761 ns" { keydrv[3] Mux6~455 Mux6~456 keyvalue[3]$latch } "NODE_NAME" } } { "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "6.761 ns" { keydrv[3] keydrv[3]~out0 Mux6~455 Mux6~456 keyvalue[3]$latch } { 0.000ns 0.000ns 1.175ns 0.140ns 4.052ns } { 0.000ns 1.130ns 0.088ns 0.088ns 0.088ns } "" } }  } 0 0 "tsu for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "keyin\[3\] keyvalue\[1\] keyvalue\[1\]\$latch 10.892 ns register " "Info: tco from clock \"keyin\[3\]\" to destination pin \"keyvalue\[1\]\" through register \"keyvalue\[1\]\$latch\" is 10.892 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "keyin\[3\] source 7.600 ns + Longest register " "Info: + Longest clock path from clock \"keyin\[3\]\" to source register is 7.600 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.135 ns) 1.135 ns keyin\[3\] 1 CLK PIN_87 1 " "Info: 1: + IC(0.000 ns) + CELL(1.135 ns) = 1.135 ns; Loc. = PIN_87; Fanout = 1; CLK Node = 'keyin\[3\]'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "" { keyin[3] } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.249 ns) + CELL(0.454 ns) 2.838 ns Mux6~454 2 COMB LC_X19_Y10_N7 1 " "Info: 2: + IC(1.249 ns) + CELL(0.454 ns) = 2.838 ns; Loc. = LC_X19_Y10_N7; Fanout = 1; COMB Node = 'Mux6~454'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "1.703 ns" { keyin[3] Mux6~454 } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.345 ns) + CELL(0.225 ns) 3.408 ns Mux6~456 3 COMB LC_X19_Y10_N1 5 " "Info: 3: + IC(0.345 ns) + CELL(0.225 ns) = 3.408 ns; Loc. = LC_X19_Y10_N1; Fanout = 5; COMB Node = 'Mux6~456'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "0.570 ns" { Mux6~454 Mux6~456 } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(4.104 ns) + CELL(0.088 ns) 7.600 ns keyvalue\[1\]\$latch 4 REG LC_X19_Y10_N6 1 " "Info: 4: + IC(4.104 ns) + CELL(0.088 ns) = 7.600 ns; Loc. = LC_X19_Y10_N6; Fanout = 1; REG Node = 'keyvalue\[1\]\$latch'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "4.192 ns" { Mux6~456 keyvalue[1]$latch } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 22 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.902 ns ( 25.03 % ) " "Info: Total cell delay = 1.902 ns ( 25.03 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.698 ns ( 74.97 % ) " "Info: Total interconnect delay = 5.698 ns ( 74.97 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "7.600 ns" { keyin[3] Mux6~454 Mux6~456 keyvalue[1]$latch } "NODE_NAME" } } { "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "7.600 ns" { keyin[3] keyin[3]~out0 Mux6~454 Mux6~456 keyvalue[1]$latch } { 0.000ns 0.000ns 1.249ns 0.345ns 4.104ns } { 0.000ns 1.135ns 0.454ns 0.225ns 0.088ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.000 ns + " "Info: + Micro clock to output delay of source is 0.000 ns" {  } { { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 22 0 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "3.292 ns + Longest register pin " "Info: + Longest register to pin delay is 3.292 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns keyvalue\[1\]\$latch 1 REG LC_X19_Y10_N6 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X19_Y10_N6; Fanout = 1; REG Node = 'keyvalue\[1\]\$latch'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "" { keyvalue[1]$latch } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 22 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.658 ns) + CELL(1.634 ns) 3.292 ns keyvalue\[1\] 2 PIN PIN_69 0 " "Info: 2: + IC(1.658 ns) + CELL(1.634 ns) = 3.292 ns; Loc. = PIN_69; Fanout = 0; PIN Node = 'keyvalue\[1\]'" {  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "3.292 ns" { keyvalue[1]$latch keyvalue[1] } "NODE_NAME" } } { "keydecoder_deb.vhd" "" { Text "D:/altera/70/quartus/work/键盘接口电路/keydecoder_deb/keydecoder_deb.vhd" 22 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.634 ns ( 49.64 % ) " "Info: Total cell delay = 1.634 ns ( 49.64 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.658 ns ( 50.36 % ) " "Info: Total interconnect delay = 1.658 ns ( 50.36 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "3.292 ns" { keyvalue[1]$latch keyvalue[1] } "NODE_NAME" } } { "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "3.292 ns" { keyvalue[1]$latch keyvalue[1] } { 0.000ns 1.658ns } { 0.000ns 1.634ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0}  } { { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "7.600 ns" { keyin[3] Mux6~454 Mux6~456 keyvalue[1]$latch } "NODE_NAME" } } { "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "7.600 ns" { keyin[3] keyin[3]~out0 Mux6~454 Mux6~456 keyvalue[1]$latch } { 0.000ns 0.000ns 1.249ns 0.345ns 4.104ns } { 0.000ns 1.135ns 0.454ns 0.225ns 0.088ns } "" } } { "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/70/quartus/bin/TimingClosureFloorplan.fld" "" "3.292 ns" { keyvalue[1]$latch keyvalue[1] } "NODE_NAME" } } { "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/70/quartus/bin/Technology_Viewer.qrui" "3.292 ns" { keyvalue[1]$latch keyvalue[1] } { 0.000ns 1.658ns } { 0.000ns 1.634ns } "" } }  } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -