📄 adcint.fit.smsg
字号:
Info: *******************************************************************
Info: Running Quartus II Fitter
Info: Version 7.0 Build 33 02/05/2007 SJ Full Version
Info: Processing started: Wed May 07 15:39:07 2008
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off adcint -c adcint
Info: Automatically selected device EP1C3T100C6 for design adcint
Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
Info: The Fitter has identified 1 logical partitions of which 0 have a previous placement to use
Info: Previous placement does not exist for 37 of 37 atoms in partition Top
Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices
Info: Fitter converted 2 user pins into dedicated programming pins
Info: Pin ~nCSO~ is reserved at location 6
Info: Pin ~ASDO~ is reserved at location 17
Warning: No exact pin location assignment(s) for 23 pins of 23 total pins
Info: Pin ale not assigned to an exact location on the device
Info: Pin start not assigned to an exact location on the device
Info: Pin oe not assigned to an exact location on the device
Info: Pin adda not assigned to an exact location on the device
Info: Pin locko not assigned to an exact location on the device
Info: Pin q[0] not assigned to an exact location on the device
Info: Pin q[1] not assigned to an exact location on the device
Info: Pin q[2] not assigned to an exact location on the device
Info: Pin q[3] not assigned to an exact location on the device
Info: Pin q[4] not assigned to an exact location on the device
Info: Pin q[5] not assigned to an exact location on the device
Info: Pin q[6] not assigned to an exact location on the device
Info: Pin q[7] not assigned to an exact location on the device
Info: Pin clk not assigned to an exact location on the device
Info: Pin eoc not assigned to an exact location on the device
Info: Pin d[0] not assigned to an exact location on the device
Info: Pin d[1] not assigned to an exact location on the device
Info: Pin d[2] not assigned to an exact location on the device
Info: Pin d[3] not assigned to an exact location on the device
Info: Pin d[4] not assigned to an exact location on the device
Info: Pin d[5] not assigned to an exact location on the device
Info: Pin d[6] not assigned to an exact location on the device
Info: Pin d[7] not assigned to an exact location on the device
Info: Fitter is using the Classic Timing Analyzer
Info: Timing requirements not specified -- quality metrics such as performance and power consumption may be sacrificed to reduce compilation time.
Info: Completed User Assigned Global Signals Promotion Operation
Info: DQS I/O pins require 0 global routing resources
Info: Automatically promoted signal "clk" to use Global clock in PIN 10
Info: Automatically promoted some destinations of signal "current_state.st4" to use Global clock
Info: Destination "oe~0" may be non-global or may not use global clock
Info: Destination "current_state.st0" may be non-global or may not use global clock
Info: Destination "locko" may be non-global or may not use global clock
Info: Completed Auto Global Promotion Operation
Info: Starting register packing
Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
Info: Finished moving registers into I/O cells, LUTs, and RAM blocks
Info: Finished register packing: elapsed time is 00:00:00
Info: Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement
Info: Number of I/O pins in group: 22 (unused VREF, 3.30 VCCIO, 9 input, 13 output, 0 bidirectional)
Info: I/O standards used: 3.3-V LVTTL.
Info: I/O bank details before I/O pin placement
Info: Statistics of I/O banks
Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 3 total pin(s) used -- 11 pins available
Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 17 pins available
Info: I/O bank number 3 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 17 pins available
Info: I/O bank number 4 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used -- 17 pins available
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Fitter placement operations ending: elapsed time is 00:00:00
Info: Estimated most critical path is register to register delay of 0.689 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X7_Y10; Fanout = 2; REG Node = 'current_state.st2'
Info: 2: + IC(0.222 ns) + CELL(0.467 ns) = 0.689 ns; Loc. = LAB_X7_Y10; Fanout = 2; REG Node = 'current_state.st2'
Info: Total cell delay = 0.467 ns ( 67.78 % )
Info: Total interconnect delay = 0.222 ns ( 32.22 % )
Info: Fitter routing operations beginning
Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 0%
Info: The peak interconnect region extends from location X0_Y0 to location X13_Y14
Info: Fitter routing operations ending: elapsed time is 00:00:00
Info: The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time.
Info: Optimizations that may affect the design's routability were skipped
Info: Optimizations that may affect the design's timing were skipped
Info: Completed Fixed Delay Chain Operation
Info: Started post-fitting delay annotation
Info: Delay annotation completed successfully
Info: Completed Auto Delay Chain Operation
Warning: Following 1 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results
Info: Pin adda has VCC driving its datain port
Warning: The Reserve All Unused Pins setting has not been specified, and will default to 'As output driving ground'.
Info: Quartus II Fitter was successful. 0 errors, 3 warnings
Info: Allocated 161 megabytes of memory during processing
Info: Processing ended: Wed May 07 15:39:14 2008
Info: Elapsed time: 00:00:07
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -