📄 tim_sim.sdf
字号:
(DELAYFILE (SDFVERSION "2.1") (DESIGN "clock_enable") (DATE "Tue Oct 14 17:48:48 1997") (VENDOR "Xilinx") (PROGRAM "Xilinx VERILOG SDF writer") (VERSION "M1.3.7") (DIVIDER /) (VOLTAGE 5.00:5.00:5.00) (PROCESS) (TEMPERATURE 25.00:25.00:25.00) (TIMESCALE 1ps) (CELL (CELLTYPE "X_BUF") (INSTANCE U40) (DELAY (ABSOLUTE (PORT IN (0:0:0) (0:0:0)) (IOPATH IN OUT (2050:2050:2050) (2050:2050:2050)) ) ) ) (CELL (CELLTYPE "X_BUF") (INSTANCE U41) (DELAY (ABSOLUTE (PORT IN (0:0:0) (0:0:0)) (IOPATH IN OUT (2050:2050:2050) (2050:2050:2050)) ) ) ) (CELL (CELLTYPE "X_BUF") (INSTANCE U42) (DELAY (ABSOLUTE (PORT IN (0:0:0) (0:0:0)) (IOPATH IN OUT (2050:2050:2050) (2050:2050:2050)) ) ) ) (CELL (CELLTYPE "X_BUF") (INSTANCE U44) (DELAY (ABSOLUTE (PORT IN (0:0:0) (0:0:0)) (IOPATH IN OUT (2050:2050:2050) (2050:2050:2050)) ) ) ) (CELL (CELLTYPE "X_FF") (INSTANCE DOUT_reg) (DELAY (ABSOLUTE (PORT IN (3390:3390:3390) (3390:3390:3390)) (PORT CLK (1194:1194:1194) (1194:1194:1194)) (IOPATH CLK OUT (2820:2820:2820) (2820:2820:2820)) (PORT CE (3598:3598:3598) (3598:3598:3598)) (IOPATH SET OUT (2820:2820:2820) (2820:2820:2820)) (IOPATH RST OUT (2820:2820:2820) (2820:2820:2820)) ) ) (TIMINGCHECK (WIDTH (posedge CLK) (4000:4000:4000)) (WIDTH (negedge CLK) (4000:4000:4000)) (SETUP CE (posedge CLK) (0:0:0)) (SETUP IN (posedge CLK) (0:0:0)) (HOLD RST (posedge CLK) (0:0:0)) (HOLD IN (posedge CLK) (0:0:0)) (HOLD CE (posedge CLK) (0:0:0)) (WIDTH (posedge RST) (4000:4000:4000)) ) ) (CELL (CELLTYPE "X_OR2") (INSTANCE DOUT_reg_GSR_OR_22) (DELAY (ABSOLUTE (IOPATH IN0 OUT (0:0:0) (0:0:0)) (IOPATH IN1 OUT (0:0:0) (0:0:0)) ) ) ) (CELL (CELLTYPE "X_BUF") (INSTANCE U45\/\$1I20) (DELAY (ABSOLUTE (PORT IN (1630:1630:1630) (1630:1630:1630)) (IOPATH IN OUT (7300:7300:7300) (7300:7300:7300)) ) ) ) (CELL (CELLTYPE "X_TRI") (INSTANCE U45\/\$1I20_GTS_TRI_23) (DELAY (ABSOLUTE (PORT IN (0:0:0) (0:0:0)) (IOPATH IN OUT (0:0:0) (0:0:0)) (IOPATH CTL OUT ( ) ( ) (0:0:0) (0:0:0) (0:0:0) (0:0:0)) ) ) ) (CELL (CELLTYPE "X_CKBUF") (INSTANCE U43\/clkbuf) (DELAY (ABSOLUTE (PORT IN (2720:2720:2720) (2720:2720:2720)) (IOPATH IN OUT (0:0:0) (0:0:0)) ) ) ) (CELL (CELLTYPE "X_BUF") (INSTANCE U43\/clkio_buf) (DELAY (ABSOLUTE (PORT IN (0:0:0) (0:0:0)) (IOPATH IN OUT (0:0:0) (0:0:0)) ) ) ) (CELL (CELLTYPE "X_AND2") (INSTANCE U46\/ENABLE\/2_0) (DELAY (ABSOLUTE (PORT IN0 (1017:1017:1017) (1017:1017:1017)) (IOPATH IN0 OUT (0:0:0) (0:0:0)) (PORT IN1 (1080:1080:1080) (1080:1080:1080)) (IOPATH IN1 OUT (0:0:0) (0:0:0)) ) ) ) (CELL (CELLTYPE "X_AND2") (INSTANCE U46\/ENABLE) (DELAY (ABSOLUTE (PORT IN0 (0:0:0) (0:0:0)) (IOPATH IN0 OUT (1600:1600:1600) (1600:1600:1600)) (PORT IN1 (1408:1408:1408) (1408:1408:1408)) (IOPATH IN1 OUT (1600:1600:1600) (1600:1600:1600)) ) ) ) (CELL (CELLTYPE "X_INV") (INSTANCE U45\/\$1I20_GTS_TRI_2_INV_24) (DELAY (ABSOLUTE (IOPATH IN OUT (0:0:0) (0:0:0)) ) ) ))
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -