📄 use_gr.twr
字号:
--------------------------------------------------------------------------------Xilinx TRACE, Version M1.4.12Copyright (c) 1995-1997 Xilinx, Inc. All rights reserved.Design file: use_gr.ncdPhysical constraint file: use_gr.pcfDevice,speed: xc5202,-4 (1.35__5200.5_5202.13)Report level: summary report--------------------------------------------------------------------------------WARNING:bastw:172 - No timing constraints found, doing advanced analysis with offsets.================================================================================Timing constraint: Default period analysis for net n188 20 items analyzed, 0 timing errors detected. Minimum period is 18.736ns.--------------------------------------------------------------------------------================================================================================Timing constraint: Default OFFSET OUT AFTER analysis for clock "n188" 8 items analyzed, 0 timing errors detected. Maximum allowable offset is 17.177ns.--------------------------------------------------------------------------------================================================================================Timing constraint: Default path analysis 17 items analyzed, 0 timing errors detected. Maximum delay is 13.187ns.--------------------------------------------------------------------------------All constraints were met.Timing summary:---------------Timing errors: 0 Score: 0Constraints cover 45 paths, 0 nets, and 57 connections (90.5% coverage)Design statistics: Minimum period: 18.736ns (Maximum frequency: 53.373MHz) Maximum combinational path delay: 13.187ns Maximum output required time before clock: 17.177nsAnalysis completed Tue Jan 6 16:59:31 1998--------------------------------------------------------------------------------
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -