📄 map.mrp
字号:
Xilinx Mapping Report File for Design "nested_if" Copyright (c) 1995-1997 Xilinx, Inc. All rights reserved.Design Information------------------Command Line : map nested_if.ngd -o map.ncd nested_if.pcf Target Device : x4005eTarget Package : pc84Target Speed : -2Mapper Version : xc4000e -- M1.4.12Mapped Date : Tue Jan 6 18:18:28 1998Design Summary-------------- Number of errors: 0 Number of warnings: 1 Number of CLBs: 5 out of 196 2% CLB Flip Flops: 0 4 input LUTs: 9 3 input LUTs: 1 Number of bonded IOBs: 16 out of 61 26% IOB Flops: 6 IOB Latches: 0 Number of global buffers: 1 out of 8 12% Number of secondary CLKs: 1 out of 4 25%Total equivalent gate count for design: 94Additional JTAG gate count for IOBs: 768Table of Contents-----------------Section 1 - ErrorsSection 2 - WarningsSection 3 - Design AttributesSection 4 - Removed Logic SummarySection 5 - Removed LogicSection 6 - Added LogicSection 7 - Expanded LogicSection 8 - Signal Cross-ReferenceSection 9 - Symbol Cross-ReferenceSection 10 - IOB PropertiesSection 11 - RPMsSection 12 - Guide ReportSection 1 - Errors------------------Section 2 - Warnings--------------------WARNING:baste:24 - All of the external outputs in this design are using slew-rate-limited output drivers. The delay on speed critical outputs can be dramatically reduced by designating them as fast outputs in the original design. Please see your vendor interface documentation for specific information on how to do this within your design-entry tool. Note: You should be careful not to designate too many outputs which switch together as fast, because this can cause excessive ground bounce. For more information on this subject, please refer to the IOB switching characteristic guidelines for the device you are using in the Programmable Logic Data Book.Section 3 - Design Attributes-----------------------------Section 4 - Removed Logic Summary--------------------------------- 6 Block(s) trimmed 6 signal(s) removedSection 5 - Removed Logic-------------------------The trimmed logic reported below is either: 1. part of a cycle 2. part of disabled logic 3. a side-effect of other trimmed logicThe signal "DEC_Q_reg<5>/VCC" is unused and has been removed. Unused block "DEC_Q_reg<5>/VCC.ONE" (X_ONE) removed.The signal "DEC_Q_reg<4>/VCC" is unused and has been removed. Unused block "DEC_Q_reg<4>/VCC.ONE" (X_ONE) removed.The signal "DEC_Q_reg<3>/VCC" is unused and has been removed. Unused block "DEC_Q_reg<3>/VCC.ONE" (X_ONE) removed.The signal "DEC_Q_reg<2>/VCC" is unused and has been removed. Unused block "DEC_Q_reg<2>/VCC.ONE" (X_ONE) removed.The signal "DEC_Q_reg<1>/VCC" is unused and has been removed. Unused block "DEC_Q_reg<1>/VCC.ONE" (X_ONE) removed.The signal "DEC_Q_reg<0>/VCC" is unused and has been removed. Unused block "DEC_Q_reg<0>/VCC.ONE" (X_ONE) removed.Section 6 - Added Logic-----------------------Section 7 - Expanded Logic--------------------------To enable this section, set the environment variable MAP_REPORT_DETAIL to TRUEand rerun MAP.Section 8 - Signal Cross-Reference----------------------------------To enable this section, set the environment variable MAP_REPORT_DETAIL to TRUEand rerun MAP.Section 9 - Symbol Cross-Reference----------------------------------To enable this section, set the environment variable MAP_REPORT_DETAIL to TRUEand rerun MAP.Section 10 - IOB Properties---------------------------"DEC_Q<5>" (IOB) : SLEW=SLOW"DEC_Q<4>" (IOB) : SLEW=SLOW"DEC_Q<3>" (IOB) : SLEW=SLOW"DEC_Q<2>" (IOB) : SLEW=SLOW"DEC_Q<1>" (IOB) : SLEW=SLOW"DEC_Q<0>" (IOB) : SLEW=SLOWSection 11 - RPMs-----------------Section 12 - Guide Report-------------------------Guide not run on this design.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -