📄 saos.rpt
字号:
Project Information d:\zhangshuhua\szmb_lastban\saos.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/12/2005 22:21:20
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
SAOS
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
saos EPF10K10LC84-3 33 16 0 0 0 % 76 13 %
User Pins: 33 16 0
Project Information d:\zhangshuhua\szmb_lastban\saos.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Flipflop ':38' stuck at GND
Warning: Flipflop ':44' stuck at GND
Warning: Flipflop ':64' stuck at GND
Project Information d:\zhangshuhua\szmb_lastban\saos.rpt
** FILE HIERARCHY **
|lpm_add_sub:98|
|lpm_add_sub:98|addcore:adder|
|lpm_add_sub:98|altshift:result_ext_latency_ffs|
|lpm_add_sub:98|altshift:carry_ext_latency_ffs|
|lpm_add_sub:98|altshift:oflow_ext_latency_ffs|
Device-Specific Information: d:\zhangshuhua\szmb_lastban\saos.rpt
saos
***** Logic for device 'saos' compiled without errors.
Device: EPF10K10LC84-3
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
Device-Specific Information: d:\zhangshuhua\szmb_lastban\saos.rpt
saos
** ERROR SUMMARY **
Info: Chip 'saos' in device 'EPF10K10LC84-3' has less than 20% of pins available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
^
C
R O
E N
V G S F
d C N E _ ^
a C D R # D n
t p p p p p p I p p c p p I p p p V T O C
a 1 6 6 2 6 3 N 7 4 l 5 5 N 4 6 3 E C N E
1 3 0 3 2 1 3 T 3 0 k 1 2 T 2 2 2 D K E O
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
^DATA0 | 12 74 | #TDO
^DCLK | 13 73 | RESERVED
^nCE | 14 72 | RESERVED
#TDI | 15 71 | data0
data4 | 16 70 | RESERVED
choice7 | 17 69 | RESERVED
data6 | 18 68 | GNDINT
choice1 | 19 67 | p31
VCCINT | 20 66 | p80
p70 | 21 65 | p81
p10 | 22 EPF10K10LC84-3 64 | p43
p50 | 23 63 | VCCINT
data7 | 24 62 | data5
data3 | 25 61 | RESERVED
GNDINT | 26 60 | choice0
choice6 | 27 59 | choice5
choice3 | 28 58 | RESERVED
choice4 | 29 57 | #TMS
data2 | 30 56 | #TRST
^MSEL0 | 31 55 | ^nSTATUS
^MSEL1 | 32 54 | RESERVED
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
V ^ p p p p p V G p p p V G c p R p p p R
C n 7 2 8 5 7 C N 3 2 2 C N h 8 E 4 1 1 E
C C 2 3 2 3 1 C D 0 1 0 C D o 3 S 1 2 1 S
I O I I I I i E E
N N N N N N c R R
T F T T T T e V V
I 2 E E
G D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: d:\zhangshuhua\szmb_lastban\saos.rpt
saos
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
B1 3/ 8( 37%) 0/ 8( 0%) 2/ 8( 25%) 0/2 0/2 6/22( 27%)
B2 8/ 8(100%) 3/ 8( 37%) 5/ 8( 62%) 1/2 0/2 4/22( 18%)
B3 8/ 8(100%) 0/ 8( 0%) 3/ 8( 37%) 0/2 0/2 11/22( 50%)
B4 8/ 8(100%) 5/ 8( 62%) 3/ 8( 37%) 2/2 0/2 2/22( 9%)
B5 1/ 8( 12%) 0/ 8( 0%) 1/ 8( 12%) 1/2 0/2 0/22( 0%)
B6 8/ 8(100%) 2/ 8( 25%) 0/ 8( 0%) 1/2 0/2 7/22( 31%)
B7 3/ 8( 37%) 0/ 8( 0%) 1/ 8( 12%) 0/2 0/2 7/22( 31%)
B8 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 0/2 0/2 15/22( 68%)
B9 6/ 8( 75%) 0/ 8( 0%) 2/ 8( 25%) 0/2 0/2 13/22( 59%)
B10 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 0/2 0/2 17/22( 77%)
B11 7/ 8( 87%) 1/ 8( 12%) 6/ 8( 75%) 2/2 0/2 2/22( 9%)
B12 8/ 8(100%) 0/ 8( 0%) 2/ 8( 25%) 0/2 0/2 16/22( 72%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 6/6 (100%)
Total I/O pins used: 43/53 ( 81%)
Total logic cells used: 76/576 ( 13%)
Total embedded cells used: 0/24 ( 0%)
Total EABs used: 0/3 ( 0%)
Average fan-in: 3.23/4 ( 80%)
Total fan-in: 246/2304 ( 10%)
Total input pins required: 33
Total input I/O cell registers required: 0
Total output pins required: 16
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 76
Total flipflops required: 16
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 24/ 576 ( 4%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 EA 13 14 15 16 17 18 19 20 21 22 23 24 Total(LC/EC)
A: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
B: 3 8 8 8 1 8 3 8 6 8 7 8 0 0 0 0 0 0 0 0 0 0 0 0 0 76/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
Total: 3 8 8 8 1 8 3 8 6 8 7 8 0 0 0 0 0 0 0 0 0 0 0 0 0 76/0
Device-Specific Information: d:\zhangshuhua\szmb_lastban\saos.rpt
saos
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
1 - - - -- INPUT G 0 0 0 0 clk
22 - - B -- INPUT 0 0 0 2 p10
52 - - - 19 INPUT 0 0 0 2 p11
51 - - - 18 INPUT 0 0 0 2 p12
10 - - - 01 INPUT 0 0 0 1 p13
44 - - - -- INPUT 0 0 0 2 p20
43 - - - -- INPUT 0 0 0 2 p21
7 - - - 03 INPUT 0 0 0 2 p22
36 - - - 07 INPUT 0 0 0 1 p23
42 - - - -- INPUT 0 0 0 2 p30
67 - - B -- INPUT 0 0 0 2 p31
79 - - - 24 INPUT 0 0 0 1 p32
5 - - - 05 INPUT 0 0 0 1 p33
2 - - - -- INPUT 0 0 0 2 p40
50 - - - 17 INPUT 0 0 0 2 p41
81 - - - 22 INPUT 0 0 0 2 p42
64 - - B -- INPUT 0 0 0 1 p43
23 - - B -- INPUT 0 0 0 2 p50
84 - - - -- INPUT 0 0 0 2 p51
83 - - - 13 INPUT 0 0 0 2 p52
38 - - - 10 INPUT 0 0 0 1 p53
9 - - - 02 INPUT 0 0 0 2 p60
6 - - - 04 INPUT 0 0 0 2 p61
80 - - - 23 INPUT 0 0 0 2 p62
8 - - - 03 INPUT 0 0 0 1 p63
21 - - B -- INPUT 0 0 0 2 p70
39 - - - 11 INPUT 0 0 0 2 p71
35 - - - 06 INPUT 0 0 0 2 p72
3 - - - 12 INPUT 0 0 0 1 p73
66 - - B -- INPUT 0 0 0 2 p80
65 - - B -- INPUT 0 0 0 2 p81
37 - - - 09 INPUT 0 0 0 2 p82
48 - - - 15 INPUT 0 0 0 1 p83
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: d:\zhangshuhua\szmb_lastban\saos.rpt
saos
** OUTPUTS **
Fed By Fed By Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
60 - - C -- OUTPUT 0 1 0 0 choice0
19 - - A -- OUTPUT 0 1 0 0 choice1
47 - - - 14 OUTPUT 0 0 0 0 choice2
28 - - C -- OUTPUT 0 1 0 0 choice3
29 - - C -- OUTPUT 0 1 0 0 choice4
59 - - C -- OUTPUT 0 0 0 0 choice5
27 - - C -- OUTPUT 0 1 0 0 choice6
17 - - A -- OUTPUT 0 1 0 0 choice7
71 - - A -- OUTPUT 0 0 0 0 data0
11 - - - 01 OUTPUT 0 1 0 0 data1
30 - - C -- OUTPUT 0 1 0 0 data2
25 - - B -- OUTPUT 0 1 0 0 data3
16 - - A -- OUTPUT 0 1 0 0 data4
62 - - C -- OUTPUT 0 1 0 0 data5
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -