📄 ddr_sdram_ddr_settings.txt
字号:
mem_type=ddr_sdram
tcl_pin_file=
megawizard_version=7.0
clock_generation=ddio
memory_device=Custom
override_resync_phase= 90
override_capture_phase= -1
override_postamble_phase= 90
manual_hierarchy_control=false
parse_example_design=false
pf_pin_load_on_dq=4
pf_pin_load_on_cmd=2
pf_pin_load_on_clk=2
clockfeedback_in_pin_name=fedback_clk_in
fedback_clock_mode=false
tpd_clockfeedback_trace_nom=2000
family=cycloneii
local_data_bits=32
mem_dq_per_dqs=8
mem_chip_bits=0
enable_capture_clk=false
enable_resynch_clk=true
chosen_resynch_clk=write_clk
chosen_resynch_edge=falling
chosen_resynch_cycle=1
inter_resynch=false
chosen_capture_clk=dedicated
chosen_capture_edge=rising
chosen_postamble_clk=write_clk
chosen_postamble_edge=falling
chosen_postamble_cycle=1
inter_postamble=false
pipeline_readdata=true
postamble_regs=1
stratix_undelayeddqsout_insert_buffers=0
clock_period_in_ps=12500
dqs_phase=
local_avalon_if=true
mem_chipsels=1
mem_bank_bits=2
mem_row_bits=12
mem_col_bits=9
mem_pch_bit=10
local_burst_len=1
local_burst_len_bits=1
user_refresh=false
num_output_clocks=1
toplevel_name=ddr_sdram_debug_design
wrapper_name=ddr_sdram
ddr_pin_prefix=SDRAM_
//From old ddr_settings file
current_script_working_dir=C:/altera/70/ip/ddr_ddr2_sdram/system_timing
current_quartus_project_dir=D:/MagicSOPC_SOPC_TEST/SmallCore_SDRAM
enable_postamble=true
quartus_project_name=SmallCore
quartus_version=7.0
device=EP2C35
speed_grade=C8
mig_device=NONE
mig_package=NONE
mig_speed_grade=NONE
mig_family=NONE
clock_freq_in_mhz=80.0
cas_latency=2.5
ddr_mode=normal
use_dedicated_pll_output_as_clock=0
dll_ref_clock__switched_off_during_reads=true
tPD_clock_trace_NOM=600
tPD_dqs_trace_total_NOM=600
pcb_delay_var_percent=5
board_tSKEW_data_group=20
tPD_fedback_clock_NOM=2000
memory_tDQSQ=400
memory_tQHS=500
memory_tDQSCK=600
memory_tAC=700
memory_fmax_at_cl5=0.0
memory_fmax_at_cl4=0.0
memory_fmax_at_cl3=200.0
memory_fmax_at_cl25=167.0
memory_fmax_at_cl2=134.0
memory_tCK_MAX=12000
memory_tDS=400
memory_tDH=400
memory_percent_tDQSS=28
override_resynch_was_used=false
override_capture_was_used=false
override_postamble_was_used=false
dqs_delay_cyclone=51
project_path=D:/MagicSOPC_SOPC_TEST/SmallCore_SDRAM
wrapper_path=D:/MagicSOPC_SOPC_TEST/SmallCore_SDRAM
mw_path=C:/altera/70/ip/ddr_ddr2_sdram/system_timing
//From user_assignments.txt
memory_type=ddr_sdram
memory_width=16
package=F672
instance_name_1=ddr_sdram
v=0
byte_groups = 0R 2R
buffer_DLL_delay_output=false
use_dqs_for_read=true
language=verilog
tinit_clocks=15999
rtl_roundtrip_clocks=0.5
variation_path=Automatically extracted by Quartus synthesis|
clock_pos_pin_name=SDRAM_CLK
clock_neg_pin_name=SDRAM_nCLK
stratixii_dqs_phase=9999
stratixii_dll_delay_buffer_mode=undefined
stratixii_dqs_out_mode=undefined
stratixii_dll_delay_chain_length=99
reg_dimm=false
negedge_addrcmd =true
extra_pl_reg=false
migratable_bytegroups=true
include_x4_dm_pins=true
mem_odt_ranks=0
tshift90=2690
chosen_resynch_cycle=1
chosen_postamble_phase=90
tshift90_min=1928
dqs_cram_cyclone=51
chosen_resynch_phase=90
family_is_stratix=false
chosen_postamble_cycle=1
family_is_stratix2=false
family_is_cyclone2=true
best_dqs_shift_setting=51
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -