📄 vga.fnsim.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3 0 "*******************************************************************" 0 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Functional Simulation Netlist Generation Quartus II " "Info: Running Quartus II Functional Simulation Netlist Generation" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 6.1 Build 201 11/27/2006 SJ Full Version " "Info: Version 6.1 Build 201 11/27/2006 SJ Full Version" { } { } 0 0 "%1!s!" 0 0} { "Info" "IQEXE_START_BANNER_TIME" "Thu Jul 31 18:59:03 2008 " "Info: Processing started: Thu Jul 31 18:59:03 2008" { } { } 0 0 "Processing started: %1!s!" 0 0} } { } 4 0 "Running %2!s! %1!s!" 0 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off vga -c vga --generate_functional_sim_netlist " "Info: Command: quartus_map --read_settings_files=on --write_settings_files=off vga -c vga --generate_functional_sim_netlist" { } { } 0 0 "Command: %1!s!" 0 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "vga.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file vga.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 vga-a " "Info: Found design unit 1: vga-a" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 31 -1 0 } } } 0 0 "Found design unit %1!d!: %2!s!" 0 0} { "Info" "ISGN_ENTITY_NAME" "1 vga " "Info: Found entity 1: vga" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 9 -1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0} } { } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0}
{ "Info" "ISGN_START_ELABORATION_TOP" "vga " "Info: Elaborating entity \"vga\" for the top level hierarchy" { } { } 0 0 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "reset vga.vhd(54) " "Warning (10492): VHDL Process Statement warning at vga.vhd(54): signal \"reset\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 54 0 0 } } } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "hs vga.vhd(88) " "Warning (10492): VHDL Process Statement warning at vga.vhd(88): signal \"hs\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 88 0 0 } } } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0}
{ "Warning" "WVRFX_L2_VHDL_ID_IN_COMB_PROCESS_HOLDS_VALUE" "GRB vga.vhd(46) " "Warning (10631): VHDL Process Statement warning at vga.vhd(46): inferring latch(es) for signal or variable \"GRB\", which holds its previous value in one or more paths through the process" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 46 0 0 } } } 0 10631 "VHDL Process Statement warning at %2!s!: inferring latch(es) for signal or variable \"%1!s!\", which holds its previous value in one or more paths through the process" 0 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "reset vga.vhd(97) " "Warning (10492): VHDL Process Statement warning at vga.vhd(97): signal \"reset\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 97 0 0 } } } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "vs vga.vhd(121) " "Warning (10492): VHDL Process Statement warning at vga.vhd(121): signal \"vs\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 121 0 0 } } } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "vs vga.vhd(131) " "Warning (10492): VHDL Process Statement warning at vga.vhd(131): signal \"vs\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 131 0 0 } } } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0}
{ "Warning" "WVRFX_VHDL_SHOULD_BE_ON_THE_PROCESSES_SENSITIVITY_LIST" "hs vga.vhd(131) " "Warning (10492): VHDL Process Statement warning at vga.vhd(131): signal \"hs\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 131 0 0 } } } 0 10492 "VHDL Process Statement warning at %2!s!: signal \"%1!s!\" is read inside the Process Statement but isn't in the Process Statement's sensitivity list" 0 0}
{ "Info" "IVRFX_L2_VRFC_LATCH_INFERRED" "GRB\[0\] vga.vhd(46) " "Info (10041): Verilog HDL or VHDL info at vga.vhd(46): inferred latch for \"GRB\[0\]\"" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 46 0 0 } } } 0 10041 "Verilog HDL or VHDL info at %2!s!: inferred latch for \"%1!s!\"" 0 0}
{ "Info" "IVRFX_L2_VRFC_LATCH_INFERRED" "GRB\[2\] vga.vhd(46) " "Info (10041): Verilog HDL or VHDL info at vga.vhd(46): inferred latch for \"GRB\[2\]\"" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 46 0 0 } } } 0 10041 "Verilog HDL or VHDL info at %2!s!: inferred latch for \"%1!s!\"" 0 0}
{ "Warning" "WCDB_SGATE_CDB_WARN_TRIVIAL_REG" "vga_green_dispaly~reg0 data_in GND " "Warning: Reduced register \"vga_green_dispaly~reg0\" with stuck data_in port to stuck value GND" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 23 -1 0 } } } 0 0 "Reduced register \"%1!s!\" with stuck %2!s! port to stuck value %3!s!" 0 0}
{ "Warning" "WCDB_SGATE_CDB_WARN_TRIVIAL_REG" "vga_blue_dispaly~reg0 data_in GND " "Warning: Reduced register \"vga_blue_dispaly~reg0\" with stuck data_in port to stuck value GND" { } { { "vga.vhd" "" { Text "F:/quartus/VGA_STUDY/vga.vhd" 25 -1 0 } } } 0 0 "Reduced register \"%1!s!\" with stuck %2!s! port to stuck value %3!s!" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Functional Simulation Netlist Generation 0 s 9 s Quartus II " "Info: Quartus II Functional Simulation Netlist Generation was successful. 0 errors, 9 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "134 " "Info: Allocated 134 megabytes of memory during processing" { } { } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0} { "Info" "IQEXE_END_BANNER_TIME" "Thu Jul 31 18:59:04 2008 " "Info: Processing ended: Thu Jul 31 18:59:04 2008" { } { } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Info: Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -