uart.sim.rpt
来自「在VHDL上编写了UART通信协议」· RPT 代码 · 共 434 行 · 第 1/5 页
RPT
434 行
Simulator report for UART
Sat Jun 02 11:07:16 2007
Version 5.1 Build 176 10/26/2005 SJ Web Edition
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Simulator Summary
3. Simulator Settings
4. Simulation Waveforms
5. Coverage Summary
6. Complete 1/0-Value Coverage
7. Missing 1-Value Coverage
8. Missing 0-Value Coverage
9. Simulator INI Usage
10. Simulator Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------+
; Simulator Summary ;
+-----------------------------+--------------+
; Type ; Value ;
+-----------------------------+--------------+
; Simulation Start Time ; 0 ps ;
; Simulation End Time ; 100.0 us ;
; Simulation Netlist Size ; 627 nodes ;
; Simulation Coverage ; 78.42 % ;
; Total Number of Transitions ; 115198 ;
; Family ; Stratix ;
+-----------------------------+--------------+
+--------------------------------------------------------------------------------------------------------------------------+
; Simulator Settings ;
+-----------------------------------------------------------------+----------------------------------------+---------------+
; Option ; Setting ; Default Value ;
+-----------------------------------------------------------------+----------------------------------------+---------------+
; Simulation mode ; Functional ; Timing ;
; Start time ; 0 ns ; 0 ns ;
; Vector input source ; C:\mywork\04058095\UART\UART_RIGHT.VWF ; ;
; Add pins automatically to simulation output waveforms ; On ; On ;
; Check outputs ; Off ; Off ;
; Report simulation coverage ; On ; On ;
; Detect setup and hold time violations ; Off ; Off ;
; Detect glitches ; Off ; Off ;
; Automatically save/load simulation netlist ; Off ; Off ;
; Disable timing delays in Timing Simulation ; Off ; Off ;
; Generate Signal Activity File ; Off ; Off ;
; Group bus channels in simulation results ; Off ; Off ;
; Preserve fewer signal transitions to reduce memory requirements ; On ; On ;
; Overwrite Waveform Inputs With Simulation Outputs ; Off ; ;
+-----------------------------------------------------------------+----------------------------------------+---------------+
+----------------------+
; Simulation Waveforms ;
+----------------------+
Waveform report data cannot be output to ASCII.
Please use Quartus II to view the waveform report data.
+--------------------------------------------------------------------+
; Coverage Summary ;
+-----------------------------------------------------+--------------+
; Type ; Value ;
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?