⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 recuart.map.qmsg

📁 利用VHDL实现CPLD(EPM240T100C5)的串口接收程序
💻 QMSG
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3 0 "*******************************************************************" 0 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus II " "Info: Running Quartus II Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 6.0 Build 178 04/27/2006 SJ Full Version " "Info: Version 6.0 Build 178 04/27/2006 SJ Full Version" {  } {  } 0 0 "%1!s!" 0 0} { "Info" "IQEXE_START_BANNER_TIME" "Sun Nov 25 18:56:53 2007 " "Info: Processing started: Sun Nov 25 18:56:53 2007" {  } {  } 0 0 "Processing started: %1!s!" 0 0}  } {  } 4 0 "Running %2!s! %1!s!" 0 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --lower_priority --read_settings_files=on --write_settings_files=off recuart -c recuart " "Info: Command: quartus_map --lower_priority --read_settings_files=on --write_settings_files=off recuart -c recuart" {  } {  } 0 0 "Command: %1!s!" 0 0}
{ "Warning" "WVRFX_VERI_MIXED_BLOCKING_NONBLOCKING_ASSIGNMENT" "rcvr.v(114) " "Warning (10268): Verilog HDL information at rcvr.v(114): Always Construct contains both blocking and non-blocking assignments" {  } { { "rcvr.v" "" { Text "F:/CPLD-FPGA/dboard V2/firmware/verilog/recuart_50m/rcvr.v" 114 0 0 } }  } 0 10268 "Verilog HDL information at %1!s!: Always Construct contains both blocking and non-blocking assignments" 1 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "rcvr.v 1 1 " "Info: Found 1 design units, including 1 entities, in source file rcvr.v" { { "Info" "ISGN_ENTITY_NAME" "1 rcvr " "Info: Found entity 1: rcvr" {  } { { "rcvr.v" "" { Text "F:/CPLD-FPGA/dboard V2/firmware/verilog/recuart_50m/rcvr.v" 14 -1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0}  } {  } 0 0 "Found %2!d! design units, including %3!d! entities, in source file %1!s!" 0 0}
{ "Info" "ISGN_START_ELABORATION_TOP" "rcvr " "Info: Elaborating entity \"rcvr\" for the top level hierarchy" {  } {  } 0 0 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0}
{ "Warning" "WVRFX_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 8 rcvr.v(67) " "Warning (10230): Verilog HDL assignment warning at rcvr.v(67): truncated value with size 32 to match size of target (8)" {  } { { "rcvr.v" "" { Text "F:/CPLD-FPGA/dboard V2/firmware/verilog/recuart_50m/rcvr.v" 67 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Warning" "WVRFX_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 4 rcvr.v(109) " "Warning (10230): Verilog HDL assignment warning at rcvr.v(109): truncated value with size 32 to match size of target (4)" {  } { { "rcvr.v" "" { Text "F:/CPLD-FPGA/dboard V2/firmware/verilog/recuart_50m/rcvr.v" 109 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Warning" "WVRFX_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 4 rcvr.v(151) " "Warning (10230): Verilog HDL assignment warning at rcvr.v(151): truncated value with size 32 to match size of target (4)" {  } { { "rcvr.v" "" { Text "F:/CPLD-FPGA/dboard V2/firmware/verilog/recuart_50m/rcvr.v" 151 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0}
{ "Info" "IFTM_FTM_PRESET_POWER_UP" "" "Info: Registers with preset signals will power-up high" {  } { { "rcvr.v" "" { Text "F:/CPLD-FPGA/dboard V2/firmware/verilog/recuart_50m/rcvr.v" 25 -1 0 } } { "rcvr.v" "" { Text "F:/CPLD-FPGA/dboard V2/firmware/verilog/recuart_50m/rcvr.v" 34 -1 0 } } { "rcvr.v" "" { Text "F:/CPLD-FPGA/dboard V2/firmware/verilog/recuart_50m/rcvr.v" 24 -1 0 } }  } 0 0 "Registers with preset signals will power-up high" 0 0}
{ "Info" "ISCL_SCL_TM_SUMMARY" "73 " "Info: Implemented 73 device resources after synthesis - the final resource count might be different" { { "Info" "ISCL_SCL_TM_IPINS" "3 " "Info: Implemented 3 input pins" {  } {  } 0 0 "Implemented %1!d! input pins" 0 0} { "Info" "ISCL_SCL_TM_OPINS" "11 " "Info: Implemented 11 output pins" {  } {  } 0 0 "Implemented %1!d! output pins" 0 0} { "Info" "ISCL_SCL_TM_LCELLS" "59 " "Info: Implemented 59 logic cells" {  } {  } 0 0 "Implemented %1!d! logic cells" 0 0}  } {  } 0 0 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 3 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 3 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Sun Nov 25 18:56:58 2007 " "Info: Processing ended: Sun Nov 25 18:56:58 2007" {  } {  } 0 0 "Processing ended: %1!s!" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:06 " "Info: Elapsed time: 00:00:06" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0}
{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "F:/CPLD-FPGA/dboard V2/firmware/verilog/recuart_50m/recuart.map.smsg " "Info: Generated suppressed messages file F:/CPLD-FPGA/dboard V2/firmware/verilog/recuart_50m/recuart.map.smsg" {  } {  } 0 0 "Generated suppressed messages file %1!s!" 0 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -