📄 counter.syr
字号:
Release 6.2i - xst G.30Copyright (c) 1995-2004 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.84 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.84 s | Elapsed : 0.00 / 1.00 s --> Reading design: counter.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report 7.1) Device utilization summary 7.2) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : counter.prjInput Format : mixedIgnore Synthesis Constraint File : NOVerilog Include Directory : ---- Target ParametersOutput File Name : counterOutput Format : NGCTarget Device : xcv50e-6-cs144---- Source OptionsTop Module Name : counterAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesROM Style : AutoMux Extraction : YESMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESResource Sharing : YESMultiplier Style : lutAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 100Add Generic Clock Buffer(BUFG) : 4Register Duplication : YESEquivalent register Removal : YESSlice Packing : YESPack IO Registers into IOBs : auto---- General OptionsOptimization Goal : SpeedOptimization Effort : 2Keep Hierarchy : NOGlobal Optimization : AllClockNetsRTL Output : YesWrite Timing Constraints : NOHierarchy Separator : _Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100Slice Utilization Ratio Delta : 5---- Other Optionslso : counter.lsoRead Cores : YEScross_clock_analysis : NOverilog2001 : YESOptimize Instantiated Primitives : NOtristate2logic : No==================================================================================================================================================* HDL Compilation *=========================================================================Compiling source file "counter.v"Module <counter> compiledNo errors in compilationAnalysis of file <counter.prj> succeeded. =========================================================================* HDL Analysis *=========================================================================Analyzing top module <counter>.Module <counter> is correct for synthesis. =========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <counter>. Related source file is counter.v. Found 4-bit up counter for signal <CntOut>. Summary: inferred 1 Counter(s).Unit <counter> synthesized.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Counters : 1 4-bit up counter : 1==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <counter> ...Loading device for application Xst from file 'v50e.nph' in environment C:/eda/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block counter, actual ratio is 0.=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : counter.ngrTop Level Output File Name : counterOutput Format : NGCOptimization Goal : SpeedKeep Hierarchy : NODesign Statistics# IOs : 6Macro Statistics :# Registers : 1# 4-bit register : 1# Adders/Subtractors : 1# 4-bit adder : 1Cell Usage :# BELS : 13# GND : 1# LUT1 : 1# LUT1_L : 4# MUXCY : 3# VCC : 1# XORCY : 3# FlipFlops/Latches : 4# FDC : 4# Clock Buffers : 1# BUFGP : 1# IO Buffers : 5# IBUF : 1# OBUF : 4=========================================================================Device utilization summary:---------------------------Selected Device : v50ecs144-6 Number of Slices: 4 out of 768 0% Number of Slice Flip Flops: 4 out of 1536 0% Number of 4 input LUTs: 5 out of 1536 0% Number of bonded IOBs: 5 out of 98 5% Number of GCLKs: 1 out of 4 25% =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal | Clock buffer(FF name) | Load |-----------------------------------+------------------------+-------+Clk<0> | BUFGP | 4 |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -6 Minimum period: 4.613ns (Maximum Frequency: 216.779MHz) Minimum input arrival time before clock: No path found Maximum output required time after clock: 6.744ns Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default period analysis for Clock 'Clk<0>'Delay: 4.613ns (Levels of Logic = 5) Source: CntOut_0 (FF) Destination: CntOut_3 (FF) Source Clock: Clk<0> rising Destination Clock: Clk<0> rising Data Path: CntOut_0 to CntOut_3 Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ FDC:C->Q 2 0.992 1.150 CntOut_0 (CntOut_0) LUT1_L:I0->LO 2 0.468 0.000 CntOut_Madd__n0000_inst_lut2_01 (CntOut_Madd__n0000_inst_lut2_0) MUXCY:S->O 1 0.515 0.000 CntOut_Madd__n0000_inst_cy_0 (CntOut_Madd__n0000_inst_cy_0) MUXCY:CI->O 1 0.058 0.000 CntOut_Madd__n0000_inst_cy_1 (CntOut_Madd__n0000_inst_cy_1) MUXCY:CI->O 0 0.058 0.000 CntOut_Madd__n0000_inst_cy_2 (CntOut_Madd__n0000_inst_cy_2) XORCY:CI->O 1 0.648 0.000 CntOut_Madd__n0000_inst_sum_3 (CntOut__n0000<3>) FDC:D 0.724 CntOut_3 ---------------------------------------- Total 4.613ns (3.463ns logic, 1.150ns route) (75.1% logic, 24.9% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'Clk<0>'Offset: 6.744ns (Levels of Logic = 1) Source: CntOut_3 (FF) Destination: CntOut<3> (PAD) Source Clock: Clk<0> rising Data Path: CntOut_3 to CntOut<3> Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ FDC:C->Q 2 0.992 1.150 CntOut_3 (CntOut_3) OBUF:I->O 4.602 CntOut_3_OBUF (CntOut<3>) ---------------------------------------- Total 6.744ns (5.594ns logic, 1.150ns route) (82.9% logic, 17.1% route)=========================================================================CPU : 2.25 / 3.57 s | Elapsed : 3.00 / 4.00 s --> Total memory usage is 54460 kilobytes
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -