📄 addere.vqm
字号:
.inverta(GND),
.aload(GND),
.regcascin(GND)
);
defparam SUM_x_cZ.operation_mode="normal";
defparam SUM_x_cZ.output_mode="comb_only";
defparam SUM_x_cZ.lut_mask="9696";
defparam SUM_x_cZ.synch_mode="off";
defparam SUM_x_cZ.sum_lutc_input="datac";
// @2:16
cyclone_lcell COUT_x_cZ (
.combout(COUT_x_0),
.dataa(A_c_0),
.datab(B_c_0),
.datac(COUT_x),
.datad(VCC),
.aclr(GND),
.sclr(GND),
.sload(GND),
.ena(VCC),
.inverta(GND),
.aload(GND),
.regcascin(GND)
);
defparam COUT_x_cZ.operation_mode="normal";
defparam COUT_x_cZ.output_mode="comb_only";
defparam COUT_x_cZ.lut_mask="e8e8";
defparam COUT_x_cZ.synch_mode="off";
defparam COUT_x_cZ.sum_lutc_input="datac";
endmodule /* Full_Adder_Stages_0_LowBit_FA_7 */
// VQM4.1+
module AdderE (
A,
B,
CIN,
COUT,
SUM
);
input [7:0] A ;
input [7:0] B ;
input CIN ;
output COUT /* synthesis syn_tristate = 1 */;
output [7:0] SUM /* synthesis syn_tristate = 1 */;
wire CIN ;
wire COUT ;
wire [7:0] B_c;
wire [7:0] A_c;
wire VCC ;
wire GND ;
wire CIN_c ;
wire Stages_7_OtherBits_FA_SUM_x ;
wire Stages_6_OtherBits_FA_SUM_x ;
wire Stages_5_OtherBits_FA_SUM_x ;
wire Stages_4_OtherBits_FA_SUM_x ;
wire Stages_3_OtherBits_FA_SUM_x ;
wire Stages_2_OtherBits_FA_SUM_x ;
wire Stages_1_OtherBits_FA_SUM_x ;
wire Stages_0_LowBit_FA_SUM_x ;
wire Stages_7_OtherBits_FA_COUT_x ;
wire Stages_0_LowBit_FA_COUT_x ;
wire Stages_2_OtherBits_FA_COUT_x ;
wire Stages_1_OtherBits_FA_COUT_x ;
wire Stages_3_OtherBits_FA_COUT_x ;
wire Stages_6_OtherBits_FA_COUT_x ;
wire Stages_5_OtherBits_FA_COUT_x ;
wire Stages_4_OtherBits_FA_COUT_x ;
//@1:1
assign VCC = 1'b1;
//@1:1
assign GND = 1'b0;
// @3:5
cyclone_io CIN_in (
.padio(CIN),
.combout(CIN_c),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam CIN_in.operation_mode = "input";
// @3:4
cyclone_io B_in_7_ (
.padio(B[7]),
.combout(B_c[7]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam B_in_7_.operation_mode = "input";
// @3:4
cyclone_io B_in_6_ (
.padio(B[6]),
.combout(B_c[6]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam B_in_6_.operation_mode = "input";
// @3:4
cyclone_io B_in_5_ (
.padio(B[5]),
.combout(B_c[5]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam B_in_5_.operation_mode = "input";
// @3:4
cyclone_io B_in_4_ (
.padio(B[4]),
.combout(B_c[4]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam B_in_4_.operation_mode = "input";
// @3:4
cyclone_io B_in_3_ (
.padio(B[3]),
.combout(B_c[3]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam B_in_3_.operation_mode = "input";
// @3:4
cyclone_io B_in_2_ (
.padio(B[2]),
.combout(B_c[2]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam B_in_2_.operation_mode = "input";
// @3:4
cyclone_io B_in_1_ (
.padio(B[1]),
.combout(B_c[1]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam B_in_1_.operation_mode = "input";
// @3:4
cyclone_io B_in_0_ (
.padio(B[0]),
.combout(B_c[0]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam B_in_0_.operation_mode = "input";
// @3:4
cyclone_io A_in_7_ (
.padio(A[7]),
.combout(A_c[7]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam A_in_7_.operation_mode = "input";
// @3:4
cyclone_io A_in_6_ (
.padio(A[6]),
.combout(A_c[6]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam A_in_6_.operation_mode = "input";
// @3:4
cyclone_io A_in_5_ (
.padio(A[5]),
.combout(A_c[5]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam A_in_5_.operation_mode = "input";
// @3:4
cyclone_io A_in_4_ (
.padio(A[4]),
.combout(A_c[4]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam A_in_4_.operation_mode = "input";
// @3:4
cyclone_io A_in_3_ (
.padio(A[3]),
.combout(A_c[3]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam A_in_3_.operation_mode = "input";
// @3:4
cyclone_io A_in_2_ (
.padio(A[2]),
.combout(A_c[2]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam A_in_2_.operation_mode = "input";
// @3:4
cyclone_io A_in_1_ (
.padio(A[1]),
.combout(A_c[1]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam A_in_1_.operation_mode = "input";
// @3:4
cyclone_io A_in_0_ (
.padio(A[0]),
.combout(A_c[0]),
.datain(GND),
.oe(GND),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam A_in_0_.operation_mode = "input";
// @3:7
cyclone_io SUM_out_7_ (
.padio(SUM[7]),
.datain(Stages_7_OtherBits_FA_SUM_x),
.oe(VCC),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam SUM_out_7_.operation_mode = "output";
// @3:7
cyclone_io SUM_out_6_ (
.padio(SUM[6]),
.datain(Stages_6_OtherBits_FA_SUM_x),
.oe(VCC),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam SUM_out_6_.operation_mode = "output";
// @3:7
cyclone_io SUM_out_5_ (
.padio(SUM[5]),
.datain(Stages_5_OtherBits_FA_SUM_x),
.oe(VCC),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam SUM_out_5_.operation_mode = "output";
// @3:7
cyclone_io SUM_out_4_ (
.padio(SUM[4]),
.datain(Stages_4_OtherBits_FA_SUM_x),
.oe(VCC),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam SUM_out_4_.operation_mode = "output";
// @3:7
cyclone_io SUM_out_3_ (
.padio(SUM[3]),
.datain(Stages_3_OtherBits_FA_SUM_x),
.oe(VCC),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam SUM_out_3_.operation_mode = "output";
// @3:7
cyclone_io SUM_out_2_ (
.padio(SUM[2]),
.datain(Stages_2_OtherBits_FA_SUM_x),
.oe(VCC),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam SUM_out_2_.operation_mode = "output";
// @3:7
cyclone_io SUM_out_1_ (
.padio(SUM[1]),
.datain(Stages_1_OtherBits_FA_SUM_x),
.oe(VCC),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam SUM_out_1_.operation_mode = "output";
// @3:7
cyclone_io SUM_out_0_ (
.padio(SUM[0]),
.datain(Stages_0_LowBit_FA_SUM_x),
.oe(VCC),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam SUM_out_0_.operation_mode = "output";
// @3:6
cyclone_io COUT_out (
.padio(COUT),
.datain(Stages_7_OtherBits_FA_COUT_x),
.oe(VCC),
.outclk(GND),
.outclkena(VCC),
.inclk(GND),
.inclkena(VCC),
.areset(GND),
.sreset(GND)
);
defparam COUT_out.operation_mode = "output";
// @3:23
Full_Adder_Stages_0_LowBit_FA Stages_0_LowBit_FA (
.B_c_0(B_c[0]),
.A_c_0(A_c[0]),
.COUT_x(Stages_0_LowBit_FA_COUT_x),
.CIN_c(CIN_c),
.SUM_x(Stages_0_LowBit_FA_SUM_x)
);
// @3:26
Full_Adder_Stages_0_LowBit_FA_1 Stages_2_OtherBits_FA (
.B_c_0(B_c[2]),
.A_c_0(A_c[2]),
.COUT_x_0(Stages_2_OtherBits_FA_COUT_x),
.COUT_x(Stages_1_OtherBits_FA_COUT_x),
.SUM_x(Stages_2_OtherBits_FA_SUM_x)
);
// @3:26
Full_Adder_Stages_0_LowBit_FA_2 Stages_3_OtherBits_FA (
.B_c_0(B_c[3]),
.A_c_0(A_c[3]),
.COUT_x_0(Stages_3_OtherBits_FA_COUT_x),
.COUT_x(Stages_2_OtherBits_FA_COUT_x),
.SUM_x(Stages_3_OtherBits_FA_SUM_x)
);
// @3:26
Full_Adder_Stages_0_LowBit_FA_3 Stages_6_OtherBits_FA (
.B_c_0(B_c[6]),
.A_c_0(A_c[6]),
.COUT_x_0(Stages_6_OtherBits_FA_COUT_x),
.COUT_x(Stages_5_OtherBits_FA_COUT_x),
.SUM_x(Stages_6_OtherBits_FA_SUM_x)
);
// @3:26
Full_Adder_Stages_0_LowBit_FA_4 Stages_5_OtherBits_FA (
.B_c_0(B_c[5]),
.A_c_0(A_c[5]),
.COUT_x_0(Stages_5_OtherBits_FA_COUT_x),
.COUT_x(Stages_4_OtherBits_FA_COUT_x),
.SUM_x(Stages_5_OtherBits_FA_SUM_x)
);
// @3:26
Full_Adder_Stages_0_LowBit_FA_5 Stages_4_OtherBits_FA (
.B_c_0(B_c[4]),
.A_c_0(A_c[4]),
.COUT_x_0(Stages_4_OtherBits_FA_COUT_x),
.COUT_x(Stages_3_OtherBits_FA_COUT_x),
.SUM_x(Stages_4_OtherBits_FA_SUM_x)
);
// @3:26
Full_Adder_Stages_0_LowBit_FA_6 Stages_1_OtherBits_FA (
.B_c_0(B_c[1]),
.A_c_0(A_c[1]),
.COUT_x_0(Stages_1_OtherBits_FA_COUT_x),
.COUT_x(Stages_0_LowBit_FA_COUT_x),
.SUM_x(Stages_1_OtherBits_FA_SUM_x)
);
// @3:26
Full_Adder_Stages_0_LowBit_FA_7 Stages_7_OtherBits_FA (
.B_c_0(B_c[7]),
.A_c_0(A_c[7]),
.COUT_x_0(Stages_7_OtherBits_FA_COUT_x),
.COUT_x(Stages_6_OtherBits_FA_COUT_x),
.SUM_x(Stages_7_OtherBits_FA_SUM_x)
);
endmodule /* AdderE */
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -